miiphy.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293
  1. /*-----------------------------------------------------------------------------+
  2. |
  3. | This source code has been made available to you by IBM on an AS-IS
  4. | basis. Anyone receiving this source is licensed under IBM
  5. | copyrights to use it in any way he or she deems fit, including
  6. | copying it, modifying it, compiling it, and redistributing it either
  7. | with or without modifications. No license under IBM patents or
  8. | patent applications is to be implied by the copyright license.
  9. |
  10. | Any user of this software should understand that IBM cannot provide
  11. | technical support for this software and will not be responsible for
  12. | any consequences resulting from the use of this software.
  13. |
  14. | Any person who transfers this source code or any derivative work
  15. | must include the IBM copyright notice, this paragraph, and the
  16. | preceding two paragraphs in the transferred software.
  17. |
  18. | COPYRIGHT I B M CORPORATION 1995
  19. | LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. +-----------------------------------------------------------------------------*/
  21. /*-----------------------------------------------------------------------------+
  22. |
  23. | File Name: miiphy.c
  24. |
  25. | Function: This module has utilities for accessing the MII PHY through
  26. | the EMAC3 macro.
  27. |
  28. | Author: Mark Wisner
  29. |
  30. | Change Activity-
  31. |
  32. | Date Description of Change BY
  33. | --------- --------------------- ---
  34. | 05-May-99 Created MKW
  35. | 01-Jul-99 Changed clock setting of sta_reg from 66Mhz to 50Mhz to
  36. | better match OPB speed. Also modified delay times. JWB
  37. | 29-Jul-99 Added Full duplex support MKW
  38. | 24-Aug-99 Removed printf from dp83843_duplex() JWB
  39. | 19-Jul-00 Ported to esd cpci405 sr
  40. | 23-Dec-03 Ported from miiphy.c to 440GX Travis Sawyer TBS
  41. | <travis.sawyer@sandburst.com>
  42. |
  43. +-----------------------------------------------------------------------------*/
  44. #include <common.h>
  45. #include <asm/processor.h>
  46. #include <ppc_asm.tmpl>
  47. #include <commproc.h>
  48. #include <ppc4xx_enet.h>
  49. #include <405_mal.h>
  50. #include <miiphy.h>
  51. #undef ET_DEBUG
  52. /***********************************************************/
  53. /* Dump out to the screen PHY regs */
  54. /***********************************************************/
  55. void miiphy_dump (char *devname, unsigned char addr)
  56. {
  57. unsigned long i;
  58. unsigned short data;
  59. for (i = 0; i < 0x1A; i++) {
  60. if (miiphy_read (devname, addr, i, &data)) {
  61. printf ("read error for reg %lx\n", i);
  62. return;
  63. }
  64. printf ("Phy reg %lx ==> %4x\n", i, data);
  65. /* jump to the next set of regs */
  66. if (i == 0x07)
  67. i = 0x0f;
  68. } /* end for loop */
  69. } /* end dump */
  70. /***********************************************************/
  71. /* (Re)start autonegotiation */
  72. /***********************************************************/
  73. int phy_setup_aneg (char *devname, unsigned char addr)
  74. {
  75. unsigned short ctl, adv;
  76. /* Setup standard advertise */
  77. miiphy_read (devname, addr, PHY_ANAR, &adv);
  78. adv |= (PHY_ANLPAR_ACK | PHY_ANLPAR_RF | PHY_ANLPAR_T4 |
  79. PHY_ANLPAR_TXFD | PHY_ANLPAR_TX | PHY_ANLPAR_10FD |
  80. PHY_ANLPAR_10);
  81. miiphy_write (devname, addr, PHY_ANAR, adv);
  82. miiphy_read (devname, addr, PHY_1000BTCR, &adv);
  83. adv |= (0x0300);
  84. miiphy_write (devname, addr, PHY_1000BTCR, adv);
  85. /* Start/Restart aneg */
  86. miiphy_read (devname, addr, PHY_BMCR, &ctl);
  87. ctl |= (PHY_BMCR_AUTON | PHY_BMCR_RST_NEG);
  88. miiphy_write (devname, addr, PHY_BMCR, ctl);
  89. return 0;
  90. }
  91. /***********************************************************/
  92. /* read a phy reg and return the value with a rc */
  93. /***********************************************************/
  94. unsigned int miiphy_getemac_offset (void)
  95. {
  96. #if (defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)) && defined(CONFIG_NET_MULTI)
  97. unsigned long zmii;
  98. unsigned long eoffset;
  99. /* Need to find out which mdi port we're using */
  100. zmii = in32 (ZMII_FER);
  101. if (zmii & (ZMII_FER_MDI << ZMII_FER_V (0))) {
  102. /* using port 0 */
  103. eoffset = 0;
  104. } else if (zmii & (ZMII_FER_MDI << ZMII_FER_V (1))) {
  105. /* using port 1 */
  106. eoffset = 0x100;
  107. } else if (zmii & (ZMII_FER_MDI << ZMII_FER_V (2))) {
  108. /* using port 2 */
  109. eoffset = 0x400;
  110. } else if (zmii & (ZMII_FER_MDI << ZMII_FER_V (3))) {
  111. /* using port 3 */
  112. eoffset = 0x600;
  113. } else {
  114. /* None of the mdi ports are enabled! */
  115. /* enable port 0 */
  116. zmii |= ZMII_FER_MDI << ZMII_FER_V (0);
  117. out32 (ZMII_FER, zmii);
  118. eoffset = 0;
  119. /* need to soft reset port 0 */
  120. zmii = in32 (EMAC_M0);
  121. zmii |= EMAC_M0_SRST;
  122. out32 (EMAC_M0, zmii);
  123. }
  124. return (eoffset);
  125. #else
  126. return 0;
  127. #endif
  128. }
  129. int emac4xx_miiphy_read (char *devname, unsigned char addr,
  130. unsigned char reg, unsigned short *value)
  131. {
  132. unsigned long sta_reg; /* STA scratch area */
  133. unsigned long i;
  134. unsigned long emac_reg;
  135. emac_reg = miiphy_getemac_offset ();
  136. /* see if it is ready for 1000 nsec */
  137. i = 0;
  138. /* see if it is ready for sec */
  139. while ((in32 (EMAC_STACR + emac_reg) & EMAC_STACR_OC) == EMAC_STACR_OC_MASK) {
  140. udelay (7);
  141. if (i > 5) {
  142. #ifdef ET_DEBUG
  143. sta_reg = in32 (EMAC_STACR + emac_reg);
  144. printf ("read : EMAC_STACR=0x%0x\n", sta_reg); /* test-only */
  145. printf ("read err 1\n");
  146. #endif
  147. return -1;
  148. }
  149. i++;
  150. }
  151. sta_reg = reg; /* reg address */
  152. /* set clock (50Mhz) and read flags */
  153. #if defined(CONFIG_440GX) || defined(CONFIG_440SPE) || \
  154. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  155. #if defined(CONFIG_IBM_EMAC4_V4) /* EMAC4 V4 changed bit setting */
  156. sta_reg = (sta_reg & ~EMAC_STACR_OP_MASK) | EMAC_STACR_READ;
  157. #else
  158. sta_reg |= EMAC_STACR_READ;
  159. #endif
  160. #else
  161. sta_reg = (sta_reg | EMAC_STACR_READ) & ~EMAC_STACR_CLK_100MHZ;
  162. #endif
  163. #if defined(CONFIG_PHY_CLK_FREQ) && !defined(CONFIG_440GX) && \
  164. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  165. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX)
  166. sta_reg = sta_reg | CONFIG_PHY_CLK_FREQ;
  167. #endif
  168. sta_reg = sta_reg | (addr << 5); /* Phy address */
  169. sta_reg = sta_reg | EMAC_STACR_OC_MASK; /* new IBM emac v4 */
  170. out32 (EMAC_STACR + emac_reg, sta_reg);
  171. #ifdef ET_DEBUG
  172. printf ("a2: write: EMAC_STACR=0x%0x\n", sta_reg); /* test-only */
  173. #endif
  174. sta_reg = in32 (EMAC_STACR + emac_reg);
  175. #ifdef ET_DEBUG
  176. printf ("a21: read : EMAC_STACR=0x%0x\n", sta_reg); /* test-only */
  177. #endif
  178. i = 0;
  179. while ((sta_reg & EMAC_STACR_OC) == EMAC_STACR_OC_MASK) {
  180. udelay (7);
  181. if (i > 5) {
  182. return -1;
  183. }
  184. i++;
  185. sta_reg = in32 (EMAC_STACR + emac_reg);
  186. #ifdef ET_DEBUG
  187. printf ("a22: read : EMAC_STACR=0x%0x\n", sta_reg); /* test-only */
  188. #endif
  189. }
  190. if ((sta_reg & EMAC_STACR_PHYE) != 0) {
  191. return -1;
  192. }
  193. *value = *(short *) (&sta_reg);
  194. return 0;
  195. } /* phy_read */
  196. /***********************************************************/
  197. /* write a phy reg and return the value with a rc */
  198. /***********************************************************/
  199. int emac4xx_miiphy_write (char *devname, unsigned char addr,
  200. unsigned char reg, unsigned short value)
  201. {
  202. unsigned long sta_reg; /* STA scratch area */
  203. unsigned long i;
  204. unsigned long emac_reg;
  205. emac_reg = miiphy_getemac_offset ();
  206. /* see if it is ready for 1000 nsec */
  207. i = 0;
  208. while ((in32 (EMAC_STACR + emac_reg) & EMAC_STACR_OC) == EMAC_STACR_OC_MASK) {
  209. if (i > 5)
  210. return -1;
  211. udelay (7);
  212. i++;
  213. }
  214. sta_reg = 0;
  215. sta_reg = reg; /* reg address */
  216. /* set clock (50Mhz) and read flags */
  217. #if defined(CONFIG_440GX) || defined(CONFIG_440SPE) || \
  218. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  219. #if defined(CONFIG_IBM_EMAC4_V4) /* EMAC4 V4 changed bit setting */
  220. sta_reg = (sta_reg & ~EMAC_STACR_OP_MASK) | EMAC_STACR_WRITE;
  221. #else
  222. sta_reg |= EMAC_STACR_WRITE;
  223. #endif
  224. #else
  225. sta_reg = (sta_reg | EMAC_STACR_WRITE) & ~EMAC_STACR_CLK_100MHZ;
  226. #endif
  227. #if defined(CONFIG_PHY_CLK_FREQ) && !defined(CONFIG_440GX) && \
  228. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  229. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX)
  230. sta_reg = sta_reg | CONFIG_PHY_CLK_FREQ; /* Set clock frequency (PLB freq. dependend) */
  231. #endif
  232. sta_reg = sta_reg | ((unsigned long) addr << 5);/* Phy address */
  233. sta_reg = sta_reg | EMAC_STACR_OC_MASK; /* new IBM emac v4 */
  234. memcpy (&sta_reg, &value, 2); /* put in data */
  235. out32 (EMAC_STACR + emac_reg, sta_reg);
  236. /* wait for completion */
  237. i = 0;
  238. sta_reg = in32 (EMAC_STACR + emac_reg);
  239. #ifdef ET_DEBUG
  240. printf ("a31: read : EMAC_STACR=0x%0x\n", sta_reg); /* test-only */
  241. #endif
  242. while ((sta_reg & EMAC_STACR_OC) == EMAC_STACR_OC_MASK) {
  243. udelay (7);
  244. if (i > 5)
  245. return -1;
  246. i++;
  247. sta_reg = in32 (EMAC_STACR + emac_reg);
  248. #ifdef ET_DEBUG
  249. printf ("a32: read : EMAC_STACR=0x%0x\n", sta_reg); /* test-only */
  250. #endif
  251. }
  252. if ((sta_reg & EMAC_STACR_PHYE) != 0)
  253. return -1;
  254. return 0;
  255. } /* phy_write */