44x_spd_ddr.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440
  1. /*
  2. * cpu/ppc4xx/44x_spd_ddr.c
  3. * This SPD DDR detection code supports IBM/AMCC PPC44x cpu with a
  4. * DDR controller. Those are 440GP/GX/EP/GR.
  5. *
  6. * (C) Copyright 2001
  7. * Bill Hunter, Wave 7 Optics, williamhunter@attbi.com
  8. *
  9. * Based on code by:
  10. *
  11. * Kenneth Johansson ,Ericsson AB.
  12. * kenneth.johansson@etx.ericsson.se
  13. *
  14. * hacked up by bill hunter. fixed so we could run before
  15. * serial_init and console_init. previous version avoided this by
  16. * running out of cache memory during serial/console init, then running
  17. * this code later.
  18. *
  19. * (C) Copyright 2002
  20. * Jun Gu, Artesyn Technology, jung@artesyncp.com
  21. * Support for AMCC 440 based on OpenBIOS draminit.c from IBM.
  22. *
  23. * (C) Copyright 2005-2007
  24. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  25. *
  26. * See file CREDITS for list of people who contributed to this
  27. * project.
  28. *
  29. * This program is free software; you can redistribute it and/or
  30. * modify it under the terms of the GNU General Public License as
  31. * published by the Free Software Foundation; either version 2 of
  32. * the License, or (at your option) any later version.
  33. *
  34. * This program is distributed in the hope that it will be useful,
  35. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  36. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  37. * GNU General Public License for more details.
  38. *
  39. * You should have received a copy of the GNU General Public License
  40. * along with this program; if not, write to the Free Software
  41. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  42. * MA 02111-1307 USA
  43. */
  44. /* define DEBUG for debugging output (obviously ;-)) */
  45. #if 0
  46. #define DEBUG
  47. #endif
  48. #include <common.h>
  49. #include <asm/processor.h>
  50. #include <i2c.h>
  51. #include <ppc4xx.h>
  52. #include <asm/mmu.h>
  53. #if defined(CONFIG_SPD_EEPROM) && \
  54. (defined(CONFIG_440GP) || defined(CONFIG_440GX) || \
  55. defined(CONFIG_440EP) || defined(CONFIG_440GR))
  56. /*
  57. * Set default values
  58. */
  59. #ifndef CFG_I2C_SPEED
  60. #define CFG_I2C_SPEED 50000
  61. #endif
  62. #ifndef CFG_I2C_SLAVE
  63. #define CFG_I2C_SLAVE 0xFE
  64. #endif
  65. #define ONE_BILLION 1000000000
  66. /*-----------------------------------------------------------------------------
  67. | Memory Controller Options 0
  68. +-----------------------------------------------------------------------------*/
  69. #define SDRAM_CFG0_DCEN 0x80000000 /* SDRAM Controller Enable */
  70. #define SDRAM_CFG0_MCHK_MASK 0x30000000 /* Memory data errchecking mask */
  71. #define SDRAM_CFG0_MCHK_NON 0x00000000 /* No ECC generation */
  72. #define SDRAM_CFG0_MCHK_GEN 0x20000000 /* ECC generation */
  73. #define SDRAM_CFG0_MCHK_CHK 0x30000000 /* ECC generation and checking */
  74. #define SDRAM_CFG0_RDEN 0x08000000 /* Registered DIMM enable */
  75. #define SDRAM_CFG0_PMUD 0x04000000 /* Page management unit */
  76. #define SDRAM_CFG0_DMWD_MASK 0x02000000 /* DRAM width mask */
  77. #define SDRAM_CFG0_DMWD_32 0x00000000 /* 32 bits */
  78. #define SDRAM_CFG0_DMWD_64 0x02000000 /* 64 bits */
  79. #define SDRAM_CFG0_UIOS_MASK 0x00C00000 /* Unused IO State */
  80. #define SDRAM_CFG0_PDP 0x00200000 /* Page deallocation policy */
  81. /*-----------------------------------------------------------------------------
  82. | Memory Controller Options 1
  83. +-----------------------------------------------------------------------------*/
  84. #define SDRAM_CFG1_SRE 0x80000000 /* Self-Refresh Entry */
  85. #define SDRAM_CFG1_PMEN 0x40000000 /* Power Management Enable */
  86. /*-----------------------------------------------------------------------------+
  87. | SDRAM DEVPOT Options
  88. +-----------------------------------------------------------------------------*/
  89. #define SDRAM_DEVOPT_DLL 0x80000000
  90. #define SDRAM_DEVOPT_DS 0x40000000
  91. /*-----------------------------------------------------------------------------+
  92. | SDRAM MCSTS Options
  93. +-----------------------------------------------------------------------------*/
  94. #define SDRAM_MCSTS_MRSC 0x80000000
  95. #define SDRAM_MCSTS_SRMS 0x40000000
  96. #define SDRAM_MCSTS_CIS 0x20000000
  97. /*-----------------------------------------------------------------------------
  98. | SDRAM Refresh Timer Register
  99. +-----------------------------------------------------------------------------*/
  100. #define SDRAM_RTR_RINT_MASK 0xFFFF0000
  101. #define SDRAM_RTR_RINT_ENCODE(n) (((n) << 16) & SDRAM_RTR_RINT_MASK)
  102. #define sdram_HZ_to_ns(hertz) (1000000000/(hertz))
  103. /*-----------------------------------------------------------------------------+
  104. | SDRAM UABus Base Address Reg
  105. +-----------------------------------------------------------------------------*/
  106. #define SDRAM_UABBA_UBBA_MASK 0x0000000F
  107. /*-----------------------------------------------------------------------------+
  108. | Memory Bank 0-7 configuration
  109. +-----------------------------------------------------------------------------*/
  110. #define SDRAM_BXCR_SDBA_MASK 0xff800000 /* Base address */
  111. #define SDRAM_BXCR_SDSZ_MASK 0x000e0000 /* Size */
  112. #define SDRAM_BXCR_SDSZ_8 0x00020000 /* 8M */
  113. #define SDRAM_BXCR_SDSZ_16 0x00040000 /* 16M */
  114. #define SDRAM_BXCR_SDSZ_32 0x00060000 /* 32M */
  115. #define SDRAM_BXCR_SDSZ_64 0x00080000 /* 64M */
  116. #define SDRAM_BXCR_SDSZ_128 0x000a0000 /* 128M */
  117. #define SDRAM_BXCR_SDSZ_256 0x000c0000 /* 256M */
  118. #define SDRAM_BXCR_SDSZ_512 0x000e0000 /* 512M */
  119. #define SDRAM_BXCR_SDAM_MASK 0x0000e000 /* Addressing mode */
  120. #define SDRAM_BXCR_SDAM_1 0x00000000 /* Mode 1 */
  121. #define SDRAM_BXCR_SDAM_2 0x00002000 /* Mode 2 */
  122. #define SDRAM_BXCR_SDAM_3 0x00004000 /* Mode 3 */
  123. #define SDRAM_BXCR_SDAM_4 0x00006000 /* Mode 4 */
  124. #define SDRAM_BXCR_SDBE 0x00000001 /* Memory Bank Enable */
  125. /*-----------------------------------------------------------------------------+
  126. | SDRAM TR0 Options
  127. +-----------------------------------------------------------------------------*/
  128. #define SDRAM_TR0_SDWR_MASK 0x80000000
  129. #define SDRAM_TR0_SDWR_2_CLK 0x00000000
  130. #define SDRAM_TR0_SDWR_3_CLK 0x80000000
  131. #define SDRAM_TR0_SDWD_MASK 0x40000000
  132. #define SDRAM_TR0_SDWD_0_CLK 0x00000000
  133. #define SDRAM_TR0_SDWD_1_CLK 0x40000000
  134. #define SDRAM_TR0_SDCL_MASK 0x01800000
  135. #define SDRAM_TR0_SDCL_2_0_CLK 0x00800000
  136. #define SDRAM_TR0_SDCL_2_5_CLK 0x01000000
  137. #define SDRAM_TR0_SDCL_3_0_CLK 0x01800000
  138. #define SDRAM_TR0_SDPA_MASK 0x000C0000
  139. #define SDRAM_TR0_SDPA_2_CLK 0x00040000
  140. #define SDRAM_TR0_SDPA_3_CLK 0x00080000
  141. #define SDRAM_TR0_SDPA_4_CLK 0x000C0000
  142. #define SDRAM_TR0_SDCP_MASK 0x00030000
  143. #define SDRAM_TR0_SDCP_2_CLK 0x00000000
  144. #define SDRAM_TR0_SDCP_3_CLK 0x00010000
  145. #define SDRAM_TR0_SDCP_4_CLK 0x00020000
  146. #define SDRAM_TR0_SDCP_5_CLK 0x00030000
  147. #define SDRAM_TR0_SDLD_MASK 0x0000C000
  148. #define SDRAM_TR0_SDLD_1_CLK 0x00000000
  149. #define SDRAM_TR0_SDLD_2_CLK 0x00004000
  150. #define SDRAM_TR0_SDRA_MASK 0x0000001C
  151. #define SDRAM_TR0_SDRA_6_CLK 0x00000000
  152. #define SDRAM_TR0_SDRA_7_CLK 0x00000004
  153. #define SDRAM_TR0_SDRA_8_CLK 0x00000008
  154. #define SDRAM_TR0_SDRA_9_CLK 0x0000000C
  155. #define SDRAM_TR0_SDRA_10_CLK 0x00000010
  156. #define SDRAM_TR0_SDRA_11_CLK 0x00000014
  157. #define SDRAM_TR0_SDRA_12_CLK 0x00000018
  158. #define SDRAM_TR0_SDRA_13_CLK 0x0000001C
  159. #define SDRAM_TR0_SDRD_MASK 0x00000003
  160. #define SDRAM_TR0_SDRD_2_CLK 0x00000001
  161. #define SDRAM_TR0_SDRD_3_CLK 0x00000002
  162. #define SDRAM_TR0_SDRD_4_CLK 0x00000003
  163. /*-----------------------------------------------------------------------------+
  164. | SDRAM TR1 Options
  165. +-----------------------------------------------------------------------------*/
  166. #define SDRAM_TR1_RDSS_MASK 0xC0000000
  167. #define SDRAM_TR1_RDSS_TR0 0x00000000
  168. #define SDRAM_TR1_RDSS_TR1 0x40000000
  169. #define SDRAM_TR1_RDSS_TR2 0x80000000
  170. #define SDRAM_TR1_RDSS_TR3 0xC0000000
  171. #define SDRAM_TR1_RDSL_MASK 0x00C00000
  172. #define SDRAM_TR1_RDSL_STAGE1 0x00000000
  173. #define SDRAM_TR1_RDSL_STAGE2 0x00400000
  174. #define SDRAM_TR1_RDSL_STAGE3 0x00800000
  175. #define SDRAM_TR1_RDCD_MASK 0x00000800
  176. #define SDRAM_TR1_RDCD_RCD_0_0 0x00000000
  177. #define SDRAM_TR1_RDCD_RCD_1_2 0x00000800
  178. #define SDRAM_TR1_RDCT_MASK 0x000001FF
  179. #define SDRAM_TR1_RDCT_ENCODE(x) (((x) << 0) & SDRAM_TR1_RDCT_MASK)
  180. #define SDRAM_TR1_RDCT_DECODE(x) (((x) & SDRAM_TR1_RDCT_MASK) >> 0)
  181. #define SDRAM_TR1_RDCT_MIN 0x00000000
  182. #define SDRAM_TR1_RDCT_MAX 0x000001FF
  183. /*-----------------------------------------------------------------------------+
  184. | SDRAM WDDCTR Options
  185. +-----------------------------------------------------------------------------*/
  186. #define SDRAM_WDDCTR_WRCP_MASK 0xC0000000
  187. #define SDRAM_WDDCTR_WRCP_0DEG 0x00000000
  188. #define SDRAM_WDDCTR_WRCP_90DEG 0x40000000
  189. #define SDRAM_WDDCTR_WRCP_180DEG 0x80000000
  190. #define SDRAM_WDDCTR_DCD_MASK 0x000001FF
  191. /*-----------------------------------------------------------------------------+
  192. | SDRAM CLKTR Options
  193. +-----------------------------------------------------------------------------*/
  194. #define SDRAM_CLKTR_CLKP_MASK 0xC0000000
  195. #define SDRAM_CLKTR_CLKP_0DEG 0x00000000
  196. #define SDRAM_CLKTR_CLKP_90DEG 0x40000000
  197. #define SDRAM_CLKTR_CLKP_180DEG 0x80000000
  198. #define SDRAM_CLKTR_DCDT_MASK 0x000001FF
  199. /*-----------------------------------------------------------------------------+
  200. | SDRAM DLYCAL Options
  201. +-----------------------------------------------------------------------------*/
  202. #define SDRAM_DLYCAL_DLCV_MASK 0x000003FC
  203. #define SDRAM_DLYCAL_DLCV_ENCODE(x) (((x)<<2) & SDRAM_DLYCAL_DLCV_MASK)
  204. #define SDRAM_DLYCAL_DLCV_DECODE(x) (((x) & SDRAM_DLYCAL_DLCV_MASK)>>2)
  205. /*-----------------------------------------------------------------------------+
  206. | General Definition
  207. +-----------------------------------------------------------------------------*/
  208. #define DEFAULT_SPD_ADDR1 0x53
  209. #define DEFAULT_SPD_ADDR2 0x52
  210. #define MAXBANKS 4 /* at most 4 dimm banks */
  211. #define MAX_SPD_BYTES 256
  212. #define NUMHALFCYCLES 4
  213. #define NUMMEMTESTS 8
  214. #define NUMMEMWORDS 8
  215. #define MAXBXCR 4
  216. #define TRUE 1
  217. #define FALSE 0
  218. /*
  219. * This DDR2 setup code can dynamically setup the TLB entries for the DDR2 memory
  220. * region. Right now the cache should still be disabled in U-Boot because of the
  221. * EMAC driver, that need it's buffer descriptor to be located in non cached
  222. * memory.
  223. *
  224. * If at some time this restriction doesn't apply anymore, just define
  225. * CFG_ENABLE_SDRAM_CACHE in the board config file and this code should setup
  226. * everything correctly.
  227. */
  228. #ifdef CFG_ENABLE_SDRAM_CACHE
  229. #define MY_TLB_WORD2_I_ENABLE 0 /* enable caching on SDRAM */
  230. #else
  231. #define MY_TLB_WORD2_I_ENABLE TLB_WORD2_I_ENABLE /* disable caching on SDRAM */
  232. #endif
  233. /* bank_parms is used to sort the bank sizes by descending order */
  234. struct bank_param {
  235. unsigned long cr;
  236. unsigned long bank_size_bytes;
  237. };
  238. typedef struct bank_param BANKPARMS;
  239. #ifdef CFG_SIMULATE_SPD_EEPROM
  240. extern unsigned char cfg_simulate_spd_eeprom[128];
  241. #endif
  242. void program_tlb(u32 phys_addr, u32 virt_addr, u32 size, u32 tlb_word2_i_value);
  243. static unsigned char spd_read(uchar chip, uint addr);
  244. static void get_spd_info(unsigned long *dimm_populated,
  245. unsigned char *iic0_dimm_addr,
  246. unsigned long num_dimm_banks);
  247. static void check_mem_type(unsigned long *dimm_populated,
  248. unsigned char *iic0_dimm_addr,
  249. unsigned long num_dimm_banks);
  250. static void check_volt_type(unsigned long *dimm_populated,
  251. unsigned char *iic0_dimm_addr,
  252. unsigned long num_dimm_banks);
  253. static void program_cfg0(unsigned long *dimm_populated,
  254. unsigned char *iic0_dimm_addr,
  255. unsigned long num_dimm_banks);
  256. static void program_cfg1(unsigned long *dimm_populated,
  257. unsigned char *iic0_dimm_addr,
  258. unsigned long num_dimm_banks);
  259. static void program_rtr(unsigned long *dimm_populated,
  260. unsigned char *iic0_dimm_addr,
  261. unsigned long num_dimm_banks);
  262. static void program_tr0(unsigned long *dimm_populated,
  263. unsigned char *iic0_dimm_addr,
  264. unsigned long num_dimm_banks);
  265. static void program_tr1(void);
  266. #ifdef CONFIG_DDR_ECC
  267. static void program_ecc(unsigned long num_bytes);
  268. #endif
  269. static unsigned long program_bxcr(unsigned long *dimm_populated,
  270. unsigned char *iic0_dimm_addr,
  271. unsigned long num_dimm_banks);
  272. /*
  273. * This function is reading data from the DIMM module EEPROM over the SPD bus
  274. * and uses that to program the sdram controller.
  275. *
  276. * This works on boards that has the same schematics that the AMCC walnut has.
  277. *
  278. * BUG: Don't handle ECC memory
  279. * BUG: A few values in the TR register is currently hardcoded
  280. */
  281. long int spd_sdram(void) {
  282. unsigned char iic0_dimm_addr[] = SPD_EEPROM_ADDRESS;
  283. unsigned long dimm_populated[sizeof(iic0_dimm_addr)];
  284. unsigned long total_size;
  285. unsigned long cfg0;
  286. unsigned long mcsts;
  287. unsigned long num_dimm_banks; /* on board dimm banks */
  288. num_dimm_banks = sizeof(iic0_dimm_addr);
  289. /*
  290. * Make sure I2C controller is initialized
  291. * before continuing.
  292. */
  293. i2c_init(CFG_I2C_SPEED, CFG_I2C_SLAVE);
  294. /*
  295. * Read the SPD information using I2C interface. Check to see if the
  296. * DIMM slots are populated.
  297. */
  298. get_spd_info(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  299. /*
  300. * Check the memory type for the dimms plugged.
  301. */
  302. check_mem_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  303. /*
  304. * Check the voltage type for the dimms plugged.
  305. */
  306. check_volt_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  307. #if defined(CONFIG_440GX) || defined(CONFIG_440EP) || defined(CONFIG_440GR) || defined(CONFIG_440SP)
  308. /*
  309. * Soft-reset SDRAM controller.
  310. */
  311. mtsdr(sdr_srst, SDR0_SRST_DMC);
  312. mtsdr(sdr_srst, 0x00000000);
  313. #endif
  314. /*
  315. * program 440GP SDRAM controller options (SDRAM0_CFG0)
  316. */
  317. program_cfg0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  318. /*
  319. * program 440GP SDRAM controller options (SDRAM0_CFG1)
  320. */
  321. program_cfg1(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  322. /*
  323. * program SDRAM refresh register (SDRAM0_RTR)
  324. */
  325. program_rtr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  326. /*
  327. * program SDRAM Timing Register 0 (SDRAM0_TR0)
  328. */
  329. program_tr0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  330. /*
  331. * program the BxCR registers to find out total sdram installed
  332. */
  333. total_size = program_bxcr(dimm_populated, iic0_dimm_addr,
  334. num_dimm_banks);
  335. #ifdef CONFIG_PROG_SDRAM_TLB /* this define should eventually be removed */
  336. /* and program tlb entries for this size (dynamic) */
  337. program_tlb(0, 0, total_size, MY_TLB_WORD2_I_ENABLE);
  338. #endif
  339. /*
  340. * program SDRAM Clock Timing Register (SDRAM0_CLKTR)
  341. */
  342. mtsdram(mem_clktr, 0x40000000);
  343. /*
  344. * delay to ensure 200 usec has elapsed
  345. */
  346. udelay(400);
  347. /*
  348. * enable the memory controller
  349. */
  350. mfsdram(mem_cfg0, cfg0);
  351. mtsdram(mem_cfg0, cfg0 | SDRAM_CFG0_DCEN);
  352. /*
  353. * wait for SDRAM_CFG0_DC_EN to complete
  354. */
  355. while (1) {
  356. mfsdram(mem_mcsts, mcsts);
  357. if ((mcsts & SDRAM_MCSTS_MRSC) != 0)
  358. break;
  359. }
  360. /*
  361. * program SDRAM Timing Register 1, adding some delays
  362. */
  363. program_tr1();
  364. #ifdef CONFIG_DDR_ECC
  365. /*
  366. * If ecc is enabled, initialize the parity bits.
  367. */
  368. program_ecc(total_size);
  369. #endif
  370. return total_size;
  371. }
  372. static unsigned char spd_read(uchar chip, uint addr)
  373. {
  374. unsigned char data[2];
  375. #ifdef CFG_SIMULATE_SPD_EEPROM
  376. if (chip == CFG_SIMULATE_SPD_EEPROM) {
  377. /*
  378. * Onboard spd eeprom requested -> simulate values
  379. */
  380. return cfg_simulate_spd_eeprom[addr];
  381. }
  382. #endif /* CFG_SIMULATE_SPD_EEPROM */
  383. if (i2c_probe(chip) == 0) {
  384. if (i2c_read(chip, addr, 1, data, 1) == 0) {
  385. return data[0];
  386. }
  387. }
  388. return 0;
  389. }
  390. static void get_spd_info(unsigned long *dimm_populated,
  391. unsigned char *iic0_dimm_addr,
  392. unsigned long num_dimm_banks)
  393. {
  394. unsigned long dimm_num;
  395. unsigned long dimm_found;
  396. unsigned char num_of_bytes;
  397. unsigned char total_size;
  398. dimm_found = FALSE;
  399. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  400. num_of_bytes = 0;
  401. total_size = 0;
  402. num_of_bytes = spd_read(iic0_dimm_addr[dimm_num], 0);
  403. total_size = spd_read(iic0_dimm_addr[dimm_num], 1);
  404. if ((num_of_bytes != 0) && (total_size != 0)) {
  405. dimm_populated[dimm_num] = TRUE;
  406. dimm_found = TRUE;
  407. debug("DIMM slot %lu: populated\n", dimm_num);
  408. } else {
  409. dimm_populated[dimm_num] = FALSE;
  410. debug("DIMM slot %lu: Not populated\n", dimm_num);
  411. }
  412. }
  413. if (dimm_found == FALSE) {
  414. printf("ERROR - No memory installed. Install a DDR-SDRAM DIMM.\n\n");
  415. hang();
  416. }
  417. }
  418. static void check_mem_type(unsigned long *dimm_populated,
  419. unsigned char *iic0_dimm_addr,
  420. unsigned long num_dimm_banks)
  421. {
  422. unsigned long dimm_num;
  423. unsigned char dimm_type;
  424. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  425. if (dimm_populated[dimm_num] == TRUE) {
  426. dimm_type = spd_read(iic0_dimm_addr[dimm_num], 2);
  427. switch (dimm_type) {
  428. case 7:
  429. debug("DIMM slot %lu: DDR SDRAM detected\n", dimm_num);
  430. break;
  431. default:
  432. printf("ERROR: Unsupported DIMM detected in slot %lu.\n",
  433. dimm_num);
  434. printf("Only DDR SDRAM DIMMs are supported.\n");
  435. printf("Replace the DIMM module with a supported DIMM.\n\n");
  436. hang();
  437. break;
  438. }
  439. }
  440. }
  441. }
  442. static void check_volt_type(unsigned long *dimm_populated,
  443. unsigned char *iic0_dimm_addr,
  444. unsigned long num_dimm_banks)
  445. {
  446. unsigned long dimm_num;
  447. unsigned long voltage_type;
  448. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  449. if (dimm_populated[dimm_num] == TRUE) {
  450. voltage_type = spd_read(iic0_dimm_addr[dimm_num], 8);
  451. if (voltage_type != 0x04) {
  452. printf("ERROR: DIMM %lu with unsupported voltage level.\n",
  453. dimm_num);
  454. hang();
  455. } else {
  456. debug("DIMM %lu voltage level supported.\n", dimm_num);
  457. }
  458. break;
  459. }
  460. }
  461. }
  462. static void program_cfg0(unsigned long *dimm_populated,
  463. unsigned char *iic0_dimm_addr,
  464. unsigned long num_dimm_banks)
  465. {
  466. unsigned long dimm_num;
  467. unsigned long cfg0;
  468. unsigned long ecc_enabled;
  469. unsigned char ecc;
  470. unsigned char attributes;
  471. unsigned long data_width;
  472. unsigned long dimm_32bit;
  473. unsigned long dimm_64bit;
  474. /*
  475. * get Memory Controller Options 0 data
  476. */
  477. mfsdram(mem_cfg0, cfg0);
  478. /*
  479. * clear bits
  480. */
  481. cfg0 &= ~(SDRAM_CFG0_DCEN | SDRAM_CFG0_MCHK_MASK |
  482. SDRAM_CFG0_RDEN | SDRAM_CFG0_PMUD |
  483. SDRAM_CFG0_DMWD_MASK |
  484. SDRAM_CFG0_UIOS_MASK | SDRAM_CFG0_PDP);
  485. /*
  486. * FIXME: assume the DDR SDRAMs in both banks are the same
  487. */
  488. ecc_enabled = TRUE;
  489. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  490. if (dimm_populated[dimm_num] == TRUE) {
  491. ecc = spd_read(iic0_dimm_addr[dimm_num], 11);
  492. if (ecc != 0x02) {
  493. ecc_enabled = FALSE;
  494. }
  495. /*
  496. * program Registered DIMM Enable
  497. */
  498. attributes = spd_read(iic0_dimm_addr[dimm_num], 21);
  499. if ((attributes & 0x02) != 0x00) {
  500. cfg0 |= SDRAM_CFG0_RDEN;
  501. }
  502. /*
  503. * program DDR SDRAM Data Width
  504. */
  505. data_width =
  506. (unsigned long)spd_read(iic0_dimm_addr[dimm_num],6) +
  507. (((unsigned long)spd_read(iic0_dimm_addr[dimm_num],7)) << 8);
  508. if (data_width == 64 || data_width == 72) {
  509. dimm_64bit = TRUE;
  510. cfg0 |= SDRAM_CFG0_DMWD_64;
  511. } else if (data_width == 32 || data_width == 40) {
  512. dimm_32bit = TRUE;
  513. cfg0 |= SDRAM_CFG0_DMWD_32;
  514. } else {
  515. printf("WARNING: DIMM with datawidth of %lu bits.\n",
  516. data_width);
  517. printf("Only DIMMs with 32 or 64 bit datawidths supported.\n");
  518. hang();
  519. }
  520. break;
  521. }
  522. }
  523. /*
  524. * program Memory Data Error Checking
  525. */
  526. if (ecc_enabled == TRUE) {
  527. cfg0 |= SDRAM_CFG0_MCHK_GEN;
  528. } else {
  529. cfg0 |= SDRAM_CFG0_MCHK_NON;
  530. }
  531. /*
  532. * program Page Management Unit (0 == enabled)
  533. */
  534. cfg0 &= ~SDRAM_CFG0_PMUD;
  535. /*
  536. * program Memory Controller Options 0
  537. * Note: DCEN must be enabled after all DDR SDRAM controller
  538. * configuration registers get initialized.
  539. */
  540. mtsdram(mem_cfg0, cfg0);
  541. }
  542. static void program_cfg1(unsigned long *dimm_populated,
  543. unsigned char *iic0_dimm_addr,
  544. unsigned long num_dimm_banks)
  545. {
  546. unsigned long cfg1;
  547. mfsdram(mem_cfg1, cfg1);
  548. /*
  549. * Self-refresh exit, disable PM
  550. */
  551. cfg1 &= ~(SDRAM_CFG1_SRE | SDRAM_CFG1_PMEN);
  552. /*
  553. * program Memory Controller Options 1
  554. */
  555. mtsdram(mem_cfg1, cfg1);
  556. }
  557. static void program_rtr(unsigned long *dimm_populated,
  558. unsigned char *iic0_dimm_addr,
  559. unsigned long num_dimm_banks)
  560. {
  561. unsigned long dimm_num;
  562. unsigned long bus_period_x_10;
  563. unsigned long refresh_rate = 0;
  564. unsigned char refresh_rate_type;
  565. unsigned long refresh_interval;
  566. unsigned long sdram_rtr;
  567. PPC440_SYS_INFO sys_info;
  568. /*
  569. * get the board info
  570. */
  571. get_sys_info(&sys_info);
  572. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  573. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  574. if (dimm_populated[dimm_num] == TRUE) {
  575. refresh_rate_type = 0x7F & spd_read(iic0_dimm_addr[dimm_num], 12);
  576. switch (refresh_rate_type) {
  577. case 0x00:
  578. refresh_rate = 15625;
  579. break;
  580. case 0x01:
  581. refresh_rate = 15625/4;
  582. break;
  583. case 0x02:
  584. refresh_rate = 15625/2;
  585. break;
  586. case 0x03:
  587. refresh_rate = 15626*2;
  588. break;
  589. case 0x04:
  590. refresh_rate = 15625*4;
  591. break;
  592. case 0x05:
  593. refresh_rate = 15625*8;
  594. break;
  595. default:
  596. printf("ERROR: DIMM %lu, unsupported refresh rate/type.\n",
  597. dimm_num);
  598. printf("Replace the DIMM module with a supported DIMM.\n");
  599. break;
  600. }
  601. break;
  602. }
  603. }
  604. refresh_interval = refresh_rate * 10 / bus_period_x_10;
  605. sdram_rtr = (refresh_interval & 0x3ff8) << 16;
  606. /*
  607. * program Refresh Timer Register (SDRAM0_RTR)
  608. */
  609. mtsdram(mem_rtr, sdram_rtr);
  610. }
  611. static void program_tr0(unsigned long *dimm_populated,
  612. unsigned char *iic0_dimm_addr,
  613. unsigned long num_dimm_banks)
  614. {
  615. unsigned long dimm_num;
  616. unsigned long tr0;
  617. unsigned char wcsbc;
  618. unsigned char t_rp_ns;
  619. unsigned char t_rcd_ns;
  620. unsigned char t_ras_ns;
  621. unsigned long t_rp_clk;
  622. unsigned long t_ras_rcd_clk;
  623. unsigned long t_rcd_clk;
  624. unsigned long t_rfc_clk;
  625. unsigned long plb_check;
  626. unsigned char cas_bit;
  627. unsigned long cas_index;
  628. unsigned char cas_2_0_available;
  629. unsigned char cas_2_5_available;
  630. unsigned char cas_3_0_available;
  631. unsigned long cycle_time_ns_x_10[3];
  632. unsigned long tcyc_3_0_ns_x_10;
  633. unsigned long tcyc_2_5_ns_x_10;
  634. unsigned long tcyc_2_0_ns_x_10;
  635. unsigned long tcyc_reg;
  636. unsigned long bus_period_x_10;
  637. PPC440_SYS_INFO sys_info;
  638. unsigned long residue;
  639. /*
  640. * get the board info
  641. */
  642. get_sys_info(&sys_info);
  643. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  644. /*
  645. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  646. */
  647. mfsdram(mem_tr0, tr0);
  648. tr0 &= ~(SDRAM_TR0_SDWR_MASK | SDRAM_TR0_SDWD_MASK |
  649. SDRAM_TR0_SDCL_MASK | SDRAM_TR0_SDPA_MASK |
  650. SDRAM_TR0_SDCP_MASK | SDRAM_TR0_SDLD_MASK |
  651. SDRAM_TR0_SDRA_MASK | SDRAM_TR0_SDRD_MASK);
  652. /*
  653. * initialization
  654. */
  655. wcsbc = 0;
  656. t_rp_ns = 0;
  657. t_rcd_ns = 0;
  658. t_ras_ns = 0;
  659. cas_2_0_available = TRUE;
  660. cas_2_5_available = TRUE;
  661. cas_3_0_available = TRUE;
  662. tcyc_2_0_ns_x_10 = 0;
  663. tcyc_2_5_ns_x_10 = 0;
  664. tcyc_3_0_ns_x_10 = 0;
  665. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  666. if (dimm_populated[dimm_num] == TRUE) {
  667. wcsbc = spd_read(iic0_dimm_addr[dimm_num], 15);
  668. t_rp_ns = spd_read(iic0_dimm_addr[dimm_num], 27) >> 2;
  669. t_rcd_ns = spd_read(iic0_dimm_addr[dimm_num], 29) >> 2;
  670. t_ras_ns = spd_read(iic0_dimm_addr[dimm_num], 30);
  671. cas_bit = spd_read(iic0_dimm_addr[dimm_num], 18);
  672. for (cas_index = 0; cas_index < 3; cas_index++) {
  673. switch (cas_index) {
  674. case 0:
  675. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
  676. break;
  677. case 1:
  678. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 23);
  679. break;
  680. default:
  681. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 25);
  682. break;
  683. }
  684. if ((tcyc_reg & 0x0F) >= 10) {
  685. printf("ERROR: Tcyc incorrect for DIMM in slot %lu\n",
  686. dimm_num);
  687. hang();
  688. }
  689. cycle_time_ns_x_10[cas_index] =
  690. (((tcyc_reg & 0xF0) >> 4) * 10) + (tcyc_reg & 0x0F);
  691. }
  692. cas_index = 0;
  693. if ((cas_bit & 0x80) != 0) {
  694. cas_index += 3;
  695. } else if ((cas_bit & 0x40) != 0) {
  696. cas_index += 2;
  697. } else if ((cas_bit & 0x20) != 0) {
  698. cas_index += 1;
  699. }
  700. if (((cas_bit & 0x10) != 0) && (cas_index < 3)) {
  701. tcyc_3_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  702. cas_index++;
  703. } else {
  704. if (cas_index != 0) {
  705. cas_index++;
  706. }
  707. cas_3_0_available = FALSE;
  708. }
  709. if (((cas_bit & 0x08) != 0) || (cas_index < 3)) {
  710. tcyc_2_5_ns_x_10 = cycle_time_ns_x_10[cas_index];
  711. cas_index++;
  712. } else {
  713. if (cas_index != 0) {
  714. cas_index++;
  715. }
  716. cas_2_5_available = FALSE;
  717. }
  718. if (((cas_bit & 0x04) != 0) || (cas_index < 3)) {
  719. tcyc_2_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  720. cas_index++;
  721. } else {
  722. if (cas_index != 0) {
  723. cas_index++;
  724. }
  725. cas_2_0_available = FALSE;
  726. }
  727. break;
  728. }
  729. }
  730. /*
  731. * Program SD_WR and SD_WCSBC fields
  732. */
  733. tr0 |= SDRAM_TR0_SDWR_2_CLK; /* Write Recovery: 2 CLK */
  734. switch (wcsbc) {
  735. case 0:
  736. tr0 |= SDRAM_TR0_SDWD_0_CLK;
  737. break;
  738. default:
  739. tr0 |= SDRAM_TR0_SDWD_1_CLK;
  740. break;
  741. }
  742. /*
  743. * Program SD_CASL field
  744. */
  745. if ((cas_2_0_available == TRUE) &&
  746. (bus_period_x_10 >= tcyc_2_0_ns_x_10)) {
  747. tr0 |= SDRAM_TR0_SDCL_2_0_CLK;
  748. } else if ((cas_2_5_available == TRUE) &&
  749. (bus_period_x_10 >= tcyc_2_5_ns_x_10)) {
  750. tr0 |= SDRAM_TR0_SDCL_2_5_CLK;
  751. } else if ((cas_3_0_available == TRUE) &&
  752. (bus_period_x_10 >= tcyc_3_0_ns_x_10)) {
  753. tr0 |= SDRAM_TR0_SDCL_3_0_CLK;
  754. } else {
  755. printf("ERROR: No supported CAS latency with the installed DIMMs.\n");
  756. printf("Only CAS latencies of 2.0, 2.5, and 3.0 are supported.\n");
  757. printf("Make sure the PLB speed is within the supported range.\n");
  758. hang();
  759. }
  760. /*
  761. * Calculate Trp in clock cycles and round up if necessary
  762. * Program SD_PTA field
  763. */
  764. t_rp_clk = sys_info.freqPLB * t_rp_ns / ONE_BILLION;
  765. plb_check = ONE_BILLION * t_rp_clk / t_rp_ns;
  766. if (sys_info.freqPLB != plb_check) {
  767. t_rp_clk++;
  768. }
  769. switch ((unsigned long)t_rp_clk) {
  770. case 0:
  771. case 1:
  772. case 2:
  773. tr0 |= SDRAM_TR0_SDPA_2_CLK;
  774. break;
  775. case 3:
  776. tr0 |= SDRAM_TR0_SDPA_3_CLK;
  777. break;
  778. default:
  779. tr0 |= SDRAM_TR0_SDPA_4_CLK;
  780. break;
  781. }
  782. /*
  783. * Program SD_CTP field
  784. */
  785. t_ras_rcd_clk = sys_info.freqPLB * (t_ras_ns - t_rcd_ns) / ONE_BILLION;
  786. plb_check = ONE_BILLION * t_ras_rcd_clk / (t_ras_ns - t_rcd_ns);
  787. if (sys_info.freqPLB != plb_check) {
  788. t_ras_rcd_clk++;
  789. }
  790. switch (t_ras_rcd_clk) {
  791. case 0:
  792. case 1:
  793. case 2:
  794. tr0 |= SDRAM_TR0_SDCP_2_CLK;
  795. break;
  796. case 3:
  797. tr0 |= SDRAM_TR0_SDCP_3_CLK;
  798. break;
  799. case 4:
  800. tr0 |= SDRAM_TR0_SDCP_4_CLK;
  801. break;
  802. default:
  803. tr0 |= SDRAM_TR0_SDCP_5_CLK;
  804. break;
  805. }
  806. /*
  807. * Program SD_LDF field
  808. */
  809. tr0 |= SDRAM_TR0_SDLD_2_CLK;
  810. /*
  811. * Program SD_RFTA field
  812. * FIXME tRFC hardcoded as 75 nanoseconds
  813. */
  814. t_rfc_clk = sys_info.freqPLB / (ONE_BILLION / 75);
  815. residue = sys_info.freqPLB % (ONE_BILLION / 75);
  816. if (residue >= (ONE_BILLION / 150)) {
  817. t_rfc_clk++;
  818. }
  819. switch (t_rfc_clk) {
  820. case 0:
  821. case 1:
  822. case 2:
  823. case 3:
  824. case 4:
  825. case 5:
  826. case 6:
  827. tr0 |= SDRAM_TR0_SDRA_6_CLK;
  828. break;
  829. case 7:
  830. tr0 |= SDRAM_TR0_SDRA_7_CLK;
  831. break;
  832. case 8:
  833. tr0 |= SDRAM_TR0_SDRA_8_CLK;
  834. break;
  835. case 9:
  836. tr0 |= SDRAM_TR0_SDRA_9_CLK;
  837. break;
  838. case 10:
  839. tr0 |= SDRAM_TR0_SDRA_10_CLK;
  840. break;
  841. case 11:
  842. tr0 |= SDRAM_TR0_SDRA_11_CLK;
  843. break;
  844. case 12:
  845. tr0 |= SDRAM_TR0_SDRA_12_CLK;
  846. break;
  847. default:
  848. tr0 |= SDRAM_TR0_SDRA_13_CLK;
  849. break;
  850. }
  851. /*
  852. * Program SD_RCD field
  853. */
  854. t_rcd_clk = sys_info.freqPLB * t_rcd_ns / ONE_BILLION;
  855. plb_check = ONE_BILLION * t_rcd_clk / t_rcd_ns;
  856. if (sys_info.freqPLB != plb_check) {
  857. t_rcd_clk++;
  858. }
  859. switch (t_rcd_clk) {
  860. case 0:
  861. case 1:
  862. case 2:
  863. tr0 |= SDRAM_TR0_SDRD_2_CLK;
  864. break;
  865. case 3:
  866. tr0 |= SDRAM_TR0_SDRD_3_CLK;
  867. break;
  868. default:
  869. tr0 |= SDRAM_TR0_SDRD_4_CLK;
  870. break;
  871. }
  872. debug("tr0: %x\n", tr0);
  873. mtsdram(mem_tr0, tr0);
  874. }
  875. static int short_mem_test(void)
  876. {
  877. unsigned long i, j;
  878. unsigned long bxcr_num;
  879. unsigned long *membase;
  880. const unsigned long test[NUMMEMTESTS][NUMMEMWORDS] = {
  881. {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  882. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF},
  883. {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  884. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000},
  885. {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  886. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555},
  887. {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  888. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA},
  889. {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  890. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A},
  891. {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  892. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5},
  893. {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  894. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA},
  895. {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  896. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55}};
  897. for (bxcr_num = 0; bxcr_num < MAXBXCR; bxcr_num++) {
  898. mtdcr(memcfga, mem_b0cr + (bxcr_num << 2));
  899. if ((mfdcr(memcfgd) & SDRAM_BXCR_SDBE) == SDRAM_BXCR_SDBE) {
  900. /* Bank is enabled */
  901. membase = (unsigned long*)
  902. (mfdcr(memcfgd) & SDRAM_BXCR_SDBA_MASK);
  903. /*
  904. * Run the short memory test
  905. */
  906. for (i = 0; i < NUMMEMTESTS; i++) {
  907. for (j = 0; j < NUMMEMWORDS; j++) {
  908. membase[j] = test[i][j];
  909. ppcDcbf((unsigned long)&(membase[j]));
  910. }
  911. for (j = 0; j < NUMMEMWORDS; j++) {
  912. if (membase[j] != test[i][j]) {
  913. ppcDcbf((unsigned long)&(membase[j]));
  914. return 0;
  915. }
  916. ppcDcbf((unsigned long)&(membase[j]));
  917. }
  918. if (j < NUMMEMWORDS)
  919. return 0;
  920. }
  921. /*
  922. * see if the rdclt value passed
  923. */
  924. if (i < NUMMEMTESTS)
  925. return 0;
  926. }
  927. }
  928. return 1;
  929. }
  930. static void program_tr1(void)
  931. {
  932. unsigned long tr0;
  933. unsigned long tr1;
  934. unsigned long cfg0;
  935. unsigned long ecc_temp;
  936. unsigned long dlycal;
  937. unsigned long dly_val;
  938. unsigned long k;
  939. unsigned long max_pass_length;
  940. unsigned long current_pass_length;
  941. unsigned long current_fail_length;
  942. unsigned long current_start;
  943. unsigned long rdclt;
  944. unsigned long rdclt_offset;
  945. long max_start;
  946. long max_end;
  947. long rdclt_average;
  948. unsigned char window_found;
  949. unsigned char fail_found;
  950. unsigned char pass_found;
  951. PPC440_SYS_INFO sys_info;
  952. /*
  953. * get the board info
  954. */
  955. get_sys_info(&sys_info);
  956. /*
  957. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  958. */
  959. mfsdram(mem_tr1, tr1);
  960. tr1 &= ~(SDRAM_TR1_RDSS_MASK | SDRAM_TR1_RDSL_MASK |
  961. SDRAM_TR1_RDCD_MASK | SDRAM_TR1_RDCT_MASK);
  962. mfsdram(mem_tr0, tr0);
  963. if (((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) &&
  964. (sys_info.freqPLB > 100000000)) {
  965. tr1 |= SDRAM_TR1_RDSS_TR2;
  966. tr1 |= SDRAM_TR1_RDSL_STAGE3;
  967. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  968. } else {
  969. tr1 |= SDRAM_TR1_RDSS_TR1;
  970. tr1 |= SDRAM_TR1_RDSL_STAGE2;
  971. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  972. }
  973. /*
  974. * save CFG0 ECC setting to a temporary variable and turn ECC off
  975. */
  976. mfsdram(mem_cfg0, cfg0);
  977. ecc_temp = cfg0 & SDRAM_CFG0_MCHK_MASK;
  978. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | SDRAM_CFG0_MCHK_NON);
  979. /*
  980. * get the delay line calibration register value
  981. */
  982. mfsdram(mem_dlycal, dlycal);
  983. dly_val = SDRAM_DLYCAL_DLCV_DECODE(dlycal) << 2;
  984. max_pass_length = 0;
  985. max_start = 0;
  986. max_end = 0;
  987. current_pass_length = 0;
  988. current_fail_length = 0;
  989. current_start = 0;
  990. rdclt_offset = 0;
  991. window_found = FALSE;
  992. fail_found = FALSE;
  993. pass_found = FALSE;
  994. debug("Starting memory test ");
  995. for (k = 0; k < NUMHALFCYCLES; k++) {
  996. for (rdclt = 0; rdclt < dly_val; rdclt++) {
  997. /*
  998. * Set the timing reg for the test.
  999. */
  1000. mtsdram(mem_tr1, (tr1 | SDRAM_TR1_RDCT_ENCODE(rdclt)));
  1001. if (short_mem_test()) {
  1002. if (fail_found == TRUE) {
  1003. pass_found = TRUE;
  1004. if (current_pass_length == 0) {
  1005. current_start = rdclt_offset + rdclt;
  1006. }
  1007. current_fail_length = 0;
  1008. current_pass_length++;
  1009. if (current_pass_length > max_pass_length) {
  1010. max_pass_length = current_pass_length;
  1011. max_start = current_start;
  1012. max_end = rdclt_offset + rdclt;
  1013. }
  1014. }
  1015. } else {
  1016. current_pass_length = 0;
  1017. current_fail_length++;
  1018. if (current_fail_length >= (dly_val>>2)) {
  1019. if (fail_found == FALSE) {
  1020. fail_found = TRUE;
  1021. } else if (pass_found == TRUE) {
  1022. window_found = TRUE;
  1023. break;
  1024. }
  1025. }
  1026. }
  1027. }
  1028. debug(".");
  1029. if (window_found == TRUE) {
  1030. break;
  1031. }
  1032. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  1033. rdclt_offset += dly_val;
  1034. }
  1035. debug("\n");
  1036. /*
  1037. * make sure we find the window
  1038. */
  1039. if (window_found == FALSE) {
  1040. printf("ERROR: Cannot determine a common read delay.\n");
  1041. hang();
  1042. }
  1043. /*
  1044. * restore the orignal ECC setting
  1045. */
  1046. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | ecc_temp);
  1047. /*
  1048. * set the SDRAM TR1 RDCD value
  1049. */
  1050. tr1 &= ~SDRAM_TR1_RDCD_MASK;
  1051. if ((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) {
  1052. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  1053. } else {
  1054. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  1055. }
  1056. /*
  1057. * set the SDRAM TR1 RDCLT value
  1058. */
  1059. tr1 &= ~SDRAM_TR1_RDCT_MASK;
  1060. while (max_end >= (dly_val << 1)) {
  1061. max_end -= (dly_val << 1);
  1062. max_start -= (dly_val << 1);
  1063. }
  1064. rdclt_average = ((max_start + max_end) >> 1);
  1065. if (rdclt_average >= 0x60)
  1066. while (1)
  1067. ;
  1068. if (rdclt_average < 0) {
  1069. rdclt_average = 0;
  1070. }
  1071. if (rdclt_average >= dly_val) {
  1072. rdclt_average -= dly_val;
  1073. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  1074. }
  1075. tr1 |= SDRAM_TR1_RDCT_ENCODE(rdclt_average);
  1076. debug("tr1: %x\n", tr1);
  1077. /*
  1078. * program SDRAM Timing Register 1 TR1
  1079. */
  1080. mtsdram(mem_tr1, tr1);
  1081. }
  1082. static unsigned long program_bxcr(unsigned long *dimm_populated,
  1083. unsigned char *iic0_dimm_addr,
  1084. unsigned long num_dimm_banks)
  1085. {
  1086. unsigned long dimm_num;
  1087. unsigned long bank_base_addr;
  1088. unsigned long cr;
  1089. unsigned long i;
  1090. unsigned long j;
  1091. unsigned long temp;
  1092. unsigned char num_row_addr;
  1093. unsigned char num_col_addr;
  1094. unsigned char num_banks;
  1095. unsigned char bank_size_id;
  1096. unsigned long ctrl_bank_num[MAXBANKS];
  1097. unsigned long bx_cr_num;
  1098. unsigned long largest_size_index;
  1099. unsigned long largest_size;
  1100. unsigned long current_size_index;
  1101. BANKPARMS bank_parms[MAXBXCR];
  1102. unsigned long sorted_bank_num[MAXBXCR]; /* DDR Controller bank number table (sorted by size) */
  1103. unsigned long sorted_bank_size[MAXBXCR]; /* DDR Controller bank size table (sorted by size)*/
  1104. /*
  1105. * Set the BxCR regs. First, wipe out the bank config registers.
  1106. */
  1107. for (bx_cr_num = 0; bx_cr_num < MAXBXCR; bx_cr_num++) {
  1108. mtdcr(memcfga, mem_b0cr + (bx_cr_num << 2));
  1109. mtdcr(memcfgd, 0x00000000);
  1110. bank_parms[bx_cr_num].bank_size_bytes = 0;
  1111. }
  1112. #ifdef CONFIG_BAMBOO
  1113. /*
  1114. * This next section is hardware dependent and must be programmed
  1115. * to match the hardware. For bamboo, the following holds...
  1116. * 1. SDRAM0_B0CR: Bank 0 of dimm 0 ctrl_bank_num : 0 (soldered onboard)
  1117. * 2. SDRAM0_B1CR: Bank 0 of dimm 1 ctrl_bank_num : 1
  1118. * 3. SDRAM0_B2CR: Bank 1 of dimm 1 ctrl_bank_num : 1
  1119. * 4. SDRAM0_B3CR: Bank 0 of dimm 2 ctrl_bank_num : 3
  1120. * ctrl_bank_num corresponds to the first usable DDR controller bank number by DIMM
  1121. */
  1122. ctrl_bank_num[0] = 0;
  1123. ctrl_bank_num[1] = 1;
  1124. ctrl_bank_num[2] = 3;
  1125. #else
  1126. /*
  1127. * Ocotea, Ebony and the other IBM/AMCC eval boards have
  1128. * 2 DIMM slots with each max 2 banks
  1129. */
  1130. ctrl_bank_num[0] = 0;
  1131. ctrl_bank_num[1] = 2;
  1132. #endif
  1133. /*
  1134. * reset the bank_base address
  1135. */
  1136. bank_base_addr = CFG_SDRAM_BASE;
  1137. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1138. if (dimm_populated[dimm_num] == TRUE) {
  1139. num_row_addr = spd_read(iic0_dimm_addr[dimm_num], 3);
  1140. num_col_addr = spd_read(iic0_dimm_addr[dimm_num], 4);
  1141. num_banks = spd_read(iic0_dimm_addr[dimm_num], 5);
  1142. bank_size_id = spd_read(iic0_dimm_addr[dimm_num], 31);
  1143. debug("DIMM%d: row=%d col=%d banks=%d\n", dimm_num,
  1144. num_row_addr, num_col_addr, num_banks);
  1145. /*
  1146. * Set the SDRAM0_BxCR regs
  1147. */
  1148. cr = 0;
  1149. switch (bank_size_id) {
  1150. case 0x02:
  1151. cr |= SDRAM_BXCR_SDSZ_8;
  1152. break;
  1153. case 0x04:
  1154. cr |= SDRAM_BXCR_SDSZ_16;
  1155. break;
  1156. case 0x08:
  1157. cr |= SDRAM_BXCR_SDSZ_32;
  1158. break;
  1159. case 0x10:
  1160. cr |= SDRAM_BXCR_SDSZ_64;
  1161. break;
  1162. case 0x20:
  1163. cr |= SDRAM_BXCR_SDSZ_128;
  1164. break;
  1165. case 0x40:
  1166. cr |= SDRAM_BXCR_SDSZ_256;
  1167. break;
  1168. case 0x80:
  1169. cr |= SDRAM_BXCR_SDSZ_512;
  1170. break;
  1171. default:
  1172. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1173. dimm_num);
  1174. printf("ERROR: Unsupported value for the banksize: %d.\n",
  1175. bank_size_id);
  1176. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1177. hang();
  1178. }
  1179. switch (num_col_addr) {
  1180. case 0x08:
  1181. cr |= SDRAM_BXCR_SDAM_1;
  1182. break;
  1183. case 0x09:
  1184. cr |= SDRAM_BXCR_SDAM_2;
  1185. break;
  1186. case 0x0A:
  1187. cr |= SDRAM_BXCR_SDAM_3;
  1188. break;
  1189. case 0x0B:
  1190. cr |= SDRAM_BXCR_SDAM_4;
  1191. break;
  1192. default:
  1193. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1194. dimm_num);
  1195. printf("ERROR: Unsupported value for number of "
  1196. "column addresses: %d.\n", num_col_addr);
  1197. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1198. hang();
  1199. }
  1200. /*
  1201. * enable the bank
  1202. */
  1203. cr |= SDRAM_BXCR_SDBE;
  1204. for (i = 0; i < num_banks; i++) {
  1205. bank_parms[ctrl_bank_num[dimm_num]+i].bank_size_bytes =
  1206. (4 << 20) * bank_size_id;
  1207. bank_parms[ctrl_bank_num[dimm_num]+i].cr = cr;
  1208. debug("DIMM%d-bank %d (SDRAM0_B%dCR): bank_size_bytes=%d\n",
  1209. dimm_num, i, ctrl_bank_num[dimm_num]+i,
  1210. bank_parms[ctrl_bank_num[dimm_num]+i].bank_size_bytes);
  1211. }
  1212. }
  1213. }
  1214. /* Initialize sort tables */
  1215. for (i = 0; i < MAXBXCR; i++) {
  1216. sorted_bank_num[i] = i;
  1217. sorted_bank_size[i] = bank_parms[i].bank_size_bytes;
  1218. }
  1219. for (i = 0; i < MAXBXCR-1; i++) {
  1220. largest_size = sorted_bank_size[i];
  1221. largest_size_index = 255;
  1222. /* Find the largest remaining value */
  1223. for (j = i + 1; j < MAXBXCR; j++) {
  1224. if (sorted_bank_size[j] > largest_size) {
  1225. /* Save largest remaining value and its index */
  1226. largest_size = sorted_bank_size[j];
  1227. largest_size_index = j;
  1228. }
  1229. }
  1230. if (largest_size_index != 255) {
  1231. /* Swap the current and largest values */
  1232. current_size_index = sorted_bank_num[largest_size_index];
  1233. sorted_bank_size[largest_size_index] = sorted_bank_size[i];
  1234. sorted_bank_size[i] = largest_size;
  1235. sorted_bank_num[largest_size_index] = sorted_bank_num[i];
  1236. sorted_bank_num[i] = current_size_index;
  1237. }
  1238. }
  1239. /* Set the SDRAM0_BxCR regs thanks to sort tables */
  1240. for (bx_cr_num = 0, bank_base_addr = 0; bx_cr_num < MAXBXCR; bx_cr_num++) {
  1241. if (bank_parms[sorted_bank_num[bx_cr_num]].bank_size_bytes) {
  1242. mtdcr(memcfga, mem_b0cr + (sorted_bank_num[bx_cr_num] << 2));
  1243. temp = mfdcr(memcfgd) & ~(SDRAM_BXCR_SDBA_MASK | SDRAM_BXCR_SDSZ_MASK |
  1244. SDRAM_BXCR_SDAM_MASK | SDRAM_BXCR_SDBE);
  1245. temp = temp | (bank_base_addr & SDRAM_BXCR_SDBA_MASK) |
  1246. bank_parms[sorted_bank_num[bx_cr_num]].cr;
  1247. mtdcr(memcfgd, temp);
  1248. bank_base_addr += bank_parms[sorted_bank_num[bx_cr_num]].bank_size_bytes;
  1249. debug("SDRAM0_B%dCR=0x%08lx\n", sorted_bank_num[bx_cr_num], temp);
  1250. }
  1251. }
  1252. return(bank_base_addr);
  1253. }
  1254. #ifdef CONFIG_DDR_ECC
  1255. static void program_ecc(unsigned long num_bytes)
  1256. {
  1257. unsigned long bank_base_addr;
  1258. unsigned long current_address;
  1259. unsigned long end_address;
  1260. unsigned long address_increment;
  1261. unsigned long cfg0;
  1262. /*
  1263. * get Memory Controller Options 0 data
  1264. */
  1265. mfsdram(mem_cfg0, cfg0);
  1266. /*
  1267. * reset the bank_base address
  1268. */
  1269. bank_base_addr = CFG_SDRAM_BASE;
  1270. if ((cfg0 & SDRAM_CFG0_MCHK_MASK) != SDRAM_CFG0_MCHK_NON) {
  1271. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | SDRAM_CFG0_MCHK_GEN);
  1272. if ((cfg0 & SDRAM_CFG0_DMWD_MASK) == SDRAM_CFG0_DMWD_32)
  1273. address_increment = 4;
  1274. else
  1275. address_increment = 8;
  1276. current_address = (unsigned long)(bank_base_addr);
  1277. end_address = (unsigned long)(bank_base_addr) + num_bytes;
  1278. while (current_address < end_address) {
  1279. *((unsigned long*)current_address) = 0x00000000;
  1280. current_address += address_increment;
  1281. }
  1282. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) |
  1283. SDRAM_CFG0_MCHK_CHK);
  1284. }
  1285. }
  1286. #endif /* CONFIG_DDR_ECC */
  1287. #endif /* CONFIG_SPD_EEPROM */