NETTA.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688
  1. /*
  2. * (C) Copyright 2000-2010
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * Pantelis Antoniou, Intracom S.A., panto@intracom.gr
  25. * U-Boot port on NetTA4 board
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC885 1 /* This is a MPC885 CPU */
  34. #define CONFIG_NETTA 1 /* ...on a NetTA board */
  35. #define CONFIG_SYS_TEXT_BASE 0x40000000
  36. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  37. #undef CONFIG_8xx_CONS_SMC2
  38. #undef CONFIG_8xx_CONS_NONE
  39. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  40. /* #define CONFIG_XIN 10000000 */
  41. #define CONFIG_XIN 50000000
  42. #define MPC8XX_HZ 120000000
  43. /* #define MPC8XX_HZ 100000000 */
  44. /* #define MPC8XX_HZ 50000000 */
  45. /* #define MPC8XX_HZ 80000000 */
  46. #define CONFIG_8xx_GCLK_FREQ MPC8XX_HZ
  47. #if 0
  48. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  49. #else
  50. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  51. #endif
  52. #undef CONFIG_CLOCKS_IN_MHZ /* clocks NOT passsed to Linux in MHz */
  53. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
  54. #undef CONFIG_BOOTARGS
  55. #define CONFIG_BOOTCOMMAND \
  56. "tftpboot; " \
  57. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  58. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
  59. "bootm"
  60. #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
  61. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  62. #undef CONFIG_WATCHDOG /* watchdog disabled */
  63. #define CONFIG_HW_WATCHDOG
  64. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  65. /*
  66. * BOOTP options
  67. */
  68. #define CONFIG_BOOTP_SUBNETMASK
  69. #define CONFIG_BOOTP_GATEWAY
  70. #define CONFIG_BOOTP_HOSTNAME
  71. #define CONFIG_BOOTP_BOOTPATH
  72. #define CONFIG_BOOTP_BOOTFILESIZE
  73. #define CONFIG_BOOTP_NISDOMAIN
  74. #undef CONFIG_MAC_PARTITION
  75. #undef CONFIG_DOS_PARTITION
  76. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  77. #define CONFIG_NET_MULTI 1 /* the only way to get the FEC in */
  78. #define FEC_ENET 1 /* eth.c needs it that way... */
  79. #undef CONFIG_SYS_DISCOVER_PHY /* do not discover phys */
  80. #define CONFIG_MII 1
  81. #define CONFIG_MII_INIT 1
  82. #define CONFIG_RMII 1 /* use RMII interface */
  83. #if defined(CONFIG_NETTA_ISDN)
  84. #define CONFIG_ETHER_ON_FEC1 1
  85. #define CONFIG_FEC1_PHY 1 /* phy address of FEC1 */
  86. #define CONFIG_FEC1_PHY_NORXERR 1
  87. #undef CONFIG_ETHER_ON_FEC2
  88. #else
  89. #define CONFIG_ETHER_ON_FEC1 1
  90. #define CONFIG_FEC1_PHY 8 /* phy address of FEC1 */
  91. #define CONFIG_FEC1_PHY_NORXERR 1
  92. #define CONFIG_ETHER_ON_FEC2 1
  93. #define CONFIG_FEC2_PHY 1 /* phy address of FEC2 */
  94. #define CONFIG_FEC2_PHY_NORXERR 1
  95. #endif
  96. #define CONFIG_ENV_OVERWRITE 1 /* allow modification of vendor params */
  97. /* POST support */
  98. #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
  99. CONFIG_SYS_POST_CODEC | \
  100. CONFIG_SYS_POST_DSP )
  101. /*
  102. * Command line configuration.
  103. */
  104. #include <config_cmd_default.h>
  105. #define CONFIG_CMD_CDP
  106. #define CONFIG_CMD_DHCP
  107. #define CONFIG_CMD_DIAG
  108. #define CONFIG_CMD_FAT
  109. #define CONFIG_CMD_IDE
  110. #define CONFIG_CMD_JFFS2
  111. #define CONFIG_CMD_MII
  112. #define CONFIG_CMD_NFS
  113. #define CONFIG_CMD_PCMCIA
  114. #define CONFIG_CMD_PING
  115. #define CONFIG_BOARD_EARLY_INIT_F 1
  116. #define CONFIG_MISC_INIT_R
  117. /*
  118. * Miscellaneous configurable options
  119. */
  120. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  121. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  122. #define CONFIG_SYS_HUSH_PARSER 1
  123. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  124. #if defined(CONFIG_CMD_KGDB)
  125. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  126. #else
  127. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  128. #endif
  129. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  130. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  131. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  132. #define CONFIG_SYS_MEMTEST_START 0x0300000 /* memtest works on */
  133. #define CONFIG_SYS_MEMTEST_END 0x0700000 /* 3 ... 7 MB in DRAM */
  134. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  135. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  136. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  137. /*
  138. * Low Level Configuration Settings
  139. * (address mappings, register initial values, etc.)
  140. * You should know what you are doing if you make changes here.
  141. */
  142. /*-----------------------------------------------------------------------
  143. * Internal Memory Mapped Register
  144. */
  145. #define CONFIG_SYS_IMMR 0xFF000000
  146. /*-----------------------------------------------------------------------
  147. * Definitions for initial stack pointer and data area (in DPRAM)
  148. */
  149. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  150. #define CONFIG_SYS_INIT_RAM_SIZE 0x3000 /* Size of used area in DPRAM */
  151. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  152. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  153. /*-----------------------------------------------------------------------
  154. * Start addresses for the final memory configuration
  155. * (Set up by the startup code)
  156. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  157. */
  158. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  159. #define CONFIG_SYS_FLASH_BASE 0x40000000
  160. #if defined(DEBUG)
  161. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  162. #else
  163. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  164. #endif
  165. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  166. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  167. /*
  168. * For booting Linux, the board info and command line data
  169. * have to be in the first 8 MB of memory, since this is
  170. * the maximum mapped by the Linux kernel during initialization.
  171. */
  172. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  173. /*-----------------------------------------------------------------------
  174. * FLASH organization
  175. */
  176. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  177. #define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
  178. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  179. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  180. #define CONFIG_ENV_IS_IN_FLASH 1
  181. #define CONFIG_ENV_SECT_SIZE 0x10000
  182. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x60000)
  183. #define CONFIG_ENV_SIZE 0x4000
  184. #define CONFIG_ENV_ADDR_REDUND (CONFIG_SYS_FLASH_BASE + 0x70000)
  185. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  186. /*-----------------------------------------------------------------------
  187. * Cache Configuration
  188. */
  189. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  190. #if defined(CONFIG_CMD_KGDB)
  191. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  192. #endif
  193. /*-----------------------------------------------------------------------
  194. * SYPCR - System Protection Control 11-9
  195. * SYPCR can only be written once after reset!
  196. *-----------------------------------------------------------------------
  197. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  198. */
  199. #if defined(CONFIG_WATCHDOG)
  200. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  201. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  202. #else
  203. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  204. #endif
  205. /*-----------------------------------------------------------------------
  206. * SIUMCR - SIU Module Configuration 11-6
  207. *-----------------------------------------------------------------------
  208. * PCMCIA config., multi-function pin tri-state
  209. */
  210. #ifndef CONFIG_CAN_DRIVER
  211. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC)
  212. #else /* we must activate GPL5 in the SIUMCR for CAN */
  213. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC)
  214. #endif /* CONFIG_CAN_DRIVER */
  215. /*-----------------------------------------------------------------------
  216. * TBSCR - Time Base Status and Control 11-26
  217. *-----------------------------------------------------------------------
  218. * Clear Reference Interrupt Status, Timebase freezing enabled
  219. */
  220. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  221. /*-----------------------------------------------------------------------
  222. * RTCSC - Real-Time Clock Status and Control Register 11-27
  223. *-----------------------------------------------------------------------
  224. */
  225. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  226. /*-----------------------------------------------------------------------
  227. * PISCR - Periodic Interrupt Status and Control 11-31
  228. *-----------------------------------------------------------------------
  229. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  230. */
  231. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  232. /*-----------------------------------------------------------------------
  233. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  234. *-----------------------------------------------------------------------
  235. * Reset PLL lock status sticky bit, timer expired status bit and timer
  236. * interrupt status bit
  237. *
  238. */
  239. #if CONFIG_XIN == 10000000
  240. #if MPC8XX_HZ == 120000000
  241. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  242. (0 << PLPRCR_S_SHIFT) | (12 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \
  243. PLPRCR_TEXPS)
  244. #elif MPC8XX_HZ == 100000000
  245. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  246. (0 << PLPRCR_S_SHIFT) | (10 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \
  247. PLPRCR_TEXPS)
  248. #elif MPC8XX_HZ == 50000000
  249. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  250. (1 << PLPRCR_S_SHIFT) | (8 << PLPRCR_MFI_SHIFT) | (3 << PLPRCR_PDF_SHIFT) | \
  251. PLPRCR_TEXPS)
  252. #elif MPC8XX_HZ == 25000000
  253. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  254. (2 << PLPRCR_S_SHIFT) | (8 << PLPRCR_MFI_SHIFT) | (3 << PLPRCR_PDF_SHIFT) | \
  255. PLPRCR_TEXPS)
  256. #elif MPC8XX_HZ == 40000000
  257. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  258. (1 << PLPRCR_S_SHIFT) | (8 << PLPRCR_MFI_SHIFT) | (4 << PLPRCR_PDF_SHIFT) | \
  259. PLPRCR_TEXPS)
  260. #elif MPC8XX_HZ == 75000000
  261. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  262. (1 << PLPRCR_S_SHIFT) | (15 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \
  263. PLPRCR_TEXPS)
  264. #else
  265. #error unsupported CPU freq for XIN = 10MHz
  266. #endif
  267. #elif CONFIG_XIN == 50000000
  268. #if MPC8XX_HZ == 120000000
  269. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  270. (0 << PLPRCR_S_SHIFT) | (12 << PLPRCR_MFI_SHIFT) | (4 << PLPRCR_PDF_SHIFT) | \
  271. PLPRCR_TEXPS)
  272. #elif MPC8XX_HZ == 100000000
  273. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  274. (0 << PLPRCR_S_SHIFT) | (6 << PLPRCR_MFI_SHIFT) | (2 << PLPRCR_PDF_SHIFT) | \
  275. PLPRCR_TEXPS)
  276. #elif MPC8XX_HZ == 80000000
  277. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  278. (0 << PLPRCR_S_SHIFT) | (8 << PLPRCR_MFI_SHIFT) | (4 << PLPRCR_PDF_SHIFT) | \
  279. PLPRCR_TEXPS)
  280. #elif MPC8XX_HZ == 50000000
  281. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  282. (1 << PLPRCR_S_SHIFT) | (6 << PLPRCR_MFI_SHIFT) | (2 << PLPRCR_PDF_SHIFT) | \
  283. PLPRCR_TEXPS)
  284. #else
  285. #error unsupported CPU freq for XIN = 50MHz
  286. #endif
  287. #else
  288. #error unsupported XIN freq
  289. #endif
  290. /*
  291. *-----------------------------------------------------------------------
  292. * SCCR - System Clock and reset Control Register 15-27
  293. *-----------------------------------------------------------------------
  294. * Set clock output, timebase and RTC source and divider,
  295. * power management and some other internal clocks
  296. *
  297. * Note: When TBS == 0 the timebase is independent of current cpu clock.
  298. */
  299. #define SCCR_MASK SCCR_EBDF11
  300. #if MPC8XX_HZ > 66666666
  301. #define CONFIG_SYS_SCCR (/* SCCR_TBS | */ SCCR_CRQEN | \
  302. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  303. SCCR_DFNL111 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  304. SCCR_DFALCD00 | SCCR_EBDF01)
  305. #else
  306. #define CONFIG_SYS_SCCR (/* SCCR_TBS | */ SCCR_CRQEN | \
  307. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  308. SCCR_DFNL111 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  309. SCCR_DFALCD00)
  310. #endif
  311. /*-----------------------------------------------------------------------
  312. *
  313. *-----------------------------------------------------------------------
  314. *
  315. */
  316. /*#define CONFIG_SYS_DER 0x2002000F*/
  317. #define CONFIG_SYS_DER 0
  318. /*
  319. * Init Memory Controller:
  320. *
  321. * BR0/1 and OR0/1 (FLASH)
  322. */
  323. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  324. /* used to re-map FLASH both when starting from SRAM or FLASH:
  325. * restrict access enough to keep SRAM working (if any)
  326. * but not too much to meddle with FLASH accesses
  327. */
  328. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  329. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  330. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
  331. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | OR_SCY_5_CLK | OR_TRLX)
  332. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  333. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  334. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
  335. /*
  336. * BR3 and OR3 (SDRAM)
  337. *
  338. */
  339. #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank #0 */
  340. #define SDRAM_MAX_SIZE (256 << 20) /* max 256MB per bank */
  341. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  342. #define CONFIG_SYS_OR_TIMING_SDRAM (OR_CSNT_SAM | OR_G5LS)
  343. #define CONFIG_SYS_OR3_PRELIM ((0xFFFFFFFFLU & ~(SDRAM_MAX_SIZE - 1)) | CONFIG_SYS_OR_TIMING_SDRAM)
  344. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMB | BR_PS_32 | BR_V)
  345. /*
  346. * Memory Periodic Timer Prescaler
  347. */
  348. /*
  349. * Memory Periodic Timer Prescaler
  350. *
  351. * The Divider for PTA (refresh timer) configuration is based on an
  352. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  353. * the number of chip selects (NCS) and the actually needed refresh
  354. * rate is done by setting MPTPR.
  355. *
  356. * PTA is calculated from
  357. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  358. *
  359. * gclk CPU clock (not bus clock!)
  360. * Trefresh Refresh cycle * 4 (four word bursts used)
  361. *
  362. * 4096 Rows from SDRAM example configuration
  363. * 1000 factor s -> ms
  364. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  365. * 4 Number of refresh cycles per period
  366. * 64 Refresh cycle in ms per number of rows
  367. * --------------------------------------------
  368. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  369. *
  370. * 50 MHz => 50.000.000 / Divider = 98
  371. * 66 Mhz => 66.000.000 / Divider = 129
  372. * 80 Mhz => 80.000.000 / Divider = 156
  373. */
  374. #if MPC8XX_HZ == 120000000
  375. #define CONFIG_SYS_MAMR_PTA 234
  376. #elif MPC8XX_HZ == 100000000
  377. #define CONFIG_SYS_MAMR_PTA 195
  378. #elif MPC8XX_HZ == 80000000
  379. #define CONFIG_SYS_MAMR_PTA 156
  380. #elif MPC8XX_HZ == 50000000
  381. #define CONFIG_SYS_MAMR_PTA 98
  382. #else
  383. #error Unknown frequency
  384. #endif
  385. /*
  386. * For 16 MBit, refresh rates could be 31.3 us
  387. * (= 64 ms / 2K = 125 / quad bursts).
  388. * For a simpler initialization, 15.6 us is used instead.
  389. *
  390. * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  391. * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  392. */
  393. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  394. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  395. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  396. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  397. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  398. /*
  399. * MAMR settings for SDRAM
  400. */
  401. /* 8 column SDRAM */
  402. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  403. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  404. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  405. /* 9 column SDRAM */
  406. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  407. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  408. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  409. #define CONFIG_LAST_STAGE_INIT /* needed to reset the damn phys */
  410. /***********************************************************************************************************
  411. Pin definitions:
  412. +------+----------------+--------+------------------------------------------------------------
  413. | # | Name | Type | Comment
  414. +------+----------------+--------+------------------------------------------------------------
  415. | PA3 | OK_ETH_3V | Input | CISCO Ethernet power OK
  416. | | | | (NetRoute: FEC1, TA: FEC2) (0=power OK)
  417. | PA6 | P_VCCD1 | Output | TPS2211A PCMCIA
  418. | PA7 | DCL1_3V | Periph | IDL1 PCM clock
  419. | PA8 | DSP_DR1 | Periph | IDL1 PCM Data Rx
  420. | PA9 | L1TXDA | Periph | IDL1 PCM Data Tx
  421. | PA10 | P_VCCD0 | Output | TPS2211A PCMCIA
  422. | PA12 | P_SHDN | Output | TPS2211A PCMCIA
  423. | PA13 | ETH_LOOP | Output | CISCO Loopback remote power
  424. | | | | (NetRoute: FEC1, TA: FEC2) (1=NORMAL)
  425. | PA14 | P_VPPD0 | Output | TPS2211A PCMCIA
  426. | PA15 | P_VPPD1 | Output | TPS2211A PCMCIA
  427. | PB14 | SPIEN_FXO | Output | SPI CS for FXO daughter-board
  428. | PB15 | SPIEN_S1 | Output | SPI CS for S-interface 1 (NetRoute only)
  429. | PB16 | DREQ1 | Output | D channel request for S-interface chip 1.
  430. | PB17 | L1ST3 | Periph | IDL1 timeslot enable signal for PPC
  431. | PB18 | L1ST2 | Periph | IDL1 timeslot enable signal for PPC
  432. | PB19 | SPIEN_S2 | Output | SPI CS for S-interface 2 (NetRoute only)
  433. | PB20 | SPIEN_SEEPROM | Output | SPI CS for serial eeprom
  434. | PB21 | LEDIO | Output | Led mode indication for PHY
  435. | PB22 | UART_CTS | Input | UART CTS
  436. | PB23 | UART_RTS | Output | UART RTS
  437. | PB24 | UART_RX | Periph | UART Data Rx
  438. | PB25 | UART_TX | Periph | UART Data Tx
  439. | PB26 | RMII-MDC | Periph | Free for future use (MII mgt clock)
  440. | PB27 | RMII-MDIO | Periph | Free for future use (MII mgt data)
  441. | PB28 | SPI_RXD_3V | Input | SPI Data Rx
  442. | PB29 | SPI_TXD | Output | SPI Data Tx
  443. | PB30 | SPI_CLK | Output | SPI Clock
  444. | PB31 | RMII1-REFCLK | Periph | RMII reference clock for FEC1
  445. | PC4 | PHY1_LINK | Input | PHY link state FEC1 (interrupt)
  446. | PC5 | PHY2_LINK | Input | PHY link state FEC2 (interrupt)
  447. | PC6 | RMII1-MDINT | Input | PHY prog interrupt FEC1 (interrupt)
  448. | PC7 | RMII2-MDINT | Input | PHY prog interrupt FEC1 (interrupt)
  449. | PC8 | P_OC | Input | TPS2211A PCMCIA overcurrent (interrupt) (1=OK)
  450. | PC9 | COM_HOOK1 | Input | Codec interrupt chip #1 (interrupt)
  451. | PC10 | COM_HOOK2 | Input | Codec interrupt chip #2 (interrupt)
  452. | PC11 | COM_HOOK4 | Input | Codec interrupt chip #4 (interrupt)
  453. | PC12 | COM_HOOK3 | Input | Codec interrupt chip #3 (interrupt)
  454. | PC13 | F_RY_BY | Input | NAND ready signal (interrupt)
  455. | PC14 | FAN_OK | Input | Fan status signal (interrupt) (1=OK)
  456. | PC15 | PC15_DIRECT0 | Periph | PCMCIA DMA request.
  457. | PD3 | F_ALE | Output | NAND
  458. | PD4 | F_CLE | Output | NAND
  459. | PD5 | F_CE | Output | NAND
  460. | PD6 | DSP_INT | Output | DSP debug interrupt
  461. | PD7 | DSP_RESET | Output | DSP reset
  462. | PD8 | RMII_MDC | Periph | MII mgt clock
  463. | PD9 | SPIEN_C1 | Output | SPI CS for codec #1
  464. | PD10 | SPIEN_C2 | Output | SPI CS for codec #2
  465. | PD11 | SPIEN_C3 | Output | SPI CS for codec #3
  466. | PD12 | FSC2 | Periph | IDL2 frame sync
  467. | PD13 | DGRANT2 | Input | D channel grant from S #2
  468. | PD14 | SPIEN_C4 | Output | SPI CS for codec #4
  469. | PD15 | TP700 | Output | Testpoint for software debugging
  470. | PE14 | RMII2-TXD0 | Periph | FEC2 transmit data
  471. | PE15 | RMII2-TXD1 | Periph | FEC2 transmit data
  472. | PE16 | RMII2-REFCLK | Periph | TA: RMII ref clock for
  473. | | DCL2 | Periph | NetRoute: PCM clock #2
  474. | PE17 | TP703 | Output | Testpoint for software debugging
  475. | PE18 | DGRANT1 | Input | D channel grant from S #1
  476. | PE19 | RMII2-TXEN | Periph | TA: FEC2 tx enable
  477. | | PCM2OUT | Periph | NetRoute: Tx data for IDL2
  478. | PE20 | FSC1 | Periph | IDL1 frame sync
  479. | PE21 | RMII2-RXD0 | Periph | FEC2 receive data
  480. | PE22 | RMII2-RXD1 | Periph | FEC2 receive data
  481. | PE23 | L1ST1 | Periph | IDL1 timeslot enable signal for PPC
  482. | PE24 | U-N1 | Output | Select user/network for S #1 (0=user)
  483. | PE25 | U-N2 | Output | Select user/network for S #2 (0=user)
  484. | PE26 | RMII2-RXDV | Periph | FEC2 valid
  485. | PE27 | DREQ2 | Output | D channel request for S #2.
  486. | PE28 | FPGA_DONE | Input | FPGA done signal
  487. | PE29 | FPGA_INIT | Output | FPGA init signal
  488. | PE30 | UDOUT2_3V | Input | IDL2 PCM input
  489. | PE31 | | | Free
  490. +------+----------------+--------+---------------------------------------------------
  491. Chip selects:
  492. +------+----------------+------------------------------------------------------------
  493. | # | Name | Comment
  494. +------+----------------+------------------------------------------------------------
  495. | CS0 | CS0 | Boot flash
  496. | CS1 | CS_FLASH | NAND flash
  497. | CS2 | CS_DSP | DSP
  498. | CS3 | DCS_DRAM | DRAM
  499. | CS4 | CS_ER1 | External output register
  500. +------+----------------+------------------------------------------------------------
  501. Interrupts:
  502. +------+----------------+------------------------------------------------------------
  503. | # | Name | Comment
  504. +------+----------------+------------------------------------------------------------
  505. | IRQ1 | UINTER_3V | S interrupt chips interrupt (common)
  506. | IRQ3 | IRQ_DSP | DSP interrupt
  507. | IRQ4 | IRQ_DSP1 | Extra DSP interrupt
  508. +------+----------------+------------------------------------------------------------
  509. *************************************************************************************************/
  510. #define DSP_SIZE 0x00010000 /* 64K */
  511. #define NAND_SIZE 0x00010000 /* 64K */
  512. #define ER_SIZE 0x00010000 /* 64K */
  513. #define DUMMY_SIZE 0x00010000 /* 64K */
  514. #define DSP_BASE 0xF1000000
  515. #define NAND_BASE 0xF1010000
  516. #define ER_BASE 0xF1020000
  517. #define DUMMY_BASE 0xF1FF0000
  518. /*****************************************************************************/
  519. #define CONFIG_SYS_DIRECT_FLASH_TFTP
  520. #define CONFIG_SYS_DIRECT_NAND_TFTP
  521. /*****************************************************************************/
  522. #if 1
  523. /*-----------------------------------------------------------------------
  524. * PCMCIA stuff
  525. *-----------------------------------------------------------------------
  526. */
  527. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  528. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  529. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  530. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  531. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  532. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  533. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  534. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  535. /*-----------------------------------------------------------------------
  536. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  537. *-----------------------------------------------------------------------
  538. */
  539. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  540. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  541. #undef CONFIG_IDE_LED /* LED for ide not supported */
  542. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  543. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  544. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  545. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  546. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  547. /* Offset for data I/O */
  548. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  549. /* Offset for normal register accesses */
  550. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  551. /* Offset for alternate registers */
  552. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  553. #define CONFIG_MAC_PARTITION
  554. #define CONFIG_DOS_PARTITION
  555. #endif
  556. /*************************************************************************************************/
  557. #define CONFIG_CDP_DEVICE_ID 20
  558. #define CONFIG_CDP_DEVICE_ID_PREFIX "NT" /* netta */
  559. #define CONFIG_CDP_PORT_ID "eth%d"
  560. #define CONFIG_CDP_CAPABILITIES 0x00000010
  561. #define CONFIG_CDP_VERSION "u-boot 1.0" " " U_BOOT_DATE " " U_BOOT_TIME
  562. #define CONFIG_CDP_PLATFORM "Intracom NetTA"
  563. #define CONFIG_CDP_TRIGGER 0x20020001
  564. #define CONFIG_CDP_POWER_CONSUMPTION 4300 /* 90 mA @ 48V */
  565. #define CONFIG_CDP_APPLIANCE_VLAN_TYPE 0x01 /* ipphone? */
  566. /*************************************************************************************************/
  567. #define CONFIG_AUTO_COMPLETE 1
  568. /*************************************************************************************************/
  569. #define CONFIG_CRC32_VERIFY 1
  570. /*************************************************************************************************/
  571. #define CONFIG_HUSH_OLD_PARSER_COMPATIBLE 1
  572. /*************************************************************************************************/
  573. #endif /* __CONFIG_H */