cpu.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. /*
  2. *
  3. * (C) Copyright 2000-2003
  4. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  5. *
  6. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  7. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <common.h>
  28. #include <watchdog.h>
  29. #include <command.h>
  30. #include <netdev.h>
  31. #include <asm/immap.h>
  32. DECLARE_GLOBAL_DATA_PTR;
  33. int do_reset(cmd_tbl_t * cmdtp, bd_t * bd, int flag, int argc, char *argv[])
  34. {
  35. volatile rcm_t *rcm = (rcm_t *) (MMAP_RCM);
  36. udelay(1000);
  37. rcm->rcr |= RCM_RCR_SOFTRST;
  38. /* we don't return! */
  39. return 0;
  40. };
  41. int checkcpu(void)
  42. {
  43. volatile ccm_t *ccm = (ccm_t *) MMAP_CCM;
  44. u16 msk;
  45. u16 id = 0;
  46. u8 ver;
  47. puts("CPU: ");
  48. msk = (ccm->cir >> 6);
  49. ver = (ccm->cir & 0x003f);
  50. switch (msk) {
  51. case 0x54:
  52. id = 5329;
  53. break;
  54. case 0x59:
  55. id = 5328;
  56. break;
  57. case 0x61:
  58. id = 5327;
  59. break;
  60. case 0x65:
  61. id = 5373;
  62. break;
  63. case 0x68:
  64. id = 53721;
  65. break;
  66. case 0x69:
  67. id = 5372;
  68. break;
  69. case 0x6B:
  70. id = 5372;
  71. break;
  72. }
  73. if (id) {
  74. printf("Freescale MCF%d (Mask:%01x Version:%x)\n", id, msk,
  75. ver);
  76. printf(" CPU CLK %d Mhz BUS CLK %d Mhz\n",
  77. (int)(gd->cpu_clk / 1000000),
  78. (int)(gd->bus_clk / 1000000));
  79. }
  80. return 0;
  81. };
  82. #if defined(CONFIG_WATCHDOG)
  83. /* Called by macro WATCHDOG_RESET */
  84. void watchdog_reset(void)
  85. {
  86. volatile wdog_t *wdp = (wdog_t *) (MMAP_WDOG);
  87. wdp->sr = 0x5555; /* Count register */
  88. wdp->sr = 0xAAAA; /* Count register */
  89. }
  90. int watchdog_disable(void)
  91. {
  92. volatile wdog_t *wdp = (wdog_t *) (MMAP_WDOG);
  93. /* UserManual, once the wdog is disabled, wdog cannot be re-enabled */
  94. wdp->cr |= WTM_WCR_HALTED; /* halted watchdog timer */
  95. puts("WATCHDOG:disabled\n");
  96. return (0);
  97. }
  98. int watchdog_init(void)
  99. {
  100. volatile wdog_t *wdp = (wdog_t *) (MMAP_WDOG);
  101. u32 wdog_module = 0;
  102. /* set timeout and enable watchdog */
  103. wdog_module = ((CFG_CLK / 1000) * CONFIG_WATCHDOG_TIMEOUT);
  104. #ifdef CONFIG_M5329
  105. wdp->mr = (wdog_module / 8192);
  106. #else
  107. wdp->mr = (wdog_module / 4096);
  108. #endif
  109. wdp->cr = WTM_WCR_EN;
  110. puts("WATCHDOG:enabled\n");
  111. return (0);
  112. }
  113. #endif /* CONFIG_WATCHDOG */
  114. #if defined(CONFIG_MCFFEC)
  115. /* Default initializations for MCFFEC controllers. To override,
  116. * create a board-specific function called:
  117. * int board_eth_init(bd_t *bis)
  118. */
  119. int cpu_eth_init(bd_t *bis)
  120. {
  121. return mcffec_initialize(bis);
  122. }
  123. #endif