sc3.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581
  1. /*
  2. * (C) Copyright 2007
  3. * Heiko Schocher, DENX Software Engineering, <hs@denx.de>.
  4. *
  5. * From:
  6. * (C) Copyright 2003
  7. * Juergen Beisert, EuroDesign embedded technologies, jbeisert@eurodsn.de
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. #undef USE_VGA_GRAPHICS
  30. /* Memory Map
  31. * 0x00000000 .... 0x03FFFFFF -> RAM (up to 128MiB)
  32. * 0x74000000 .... 0x740FFFFF -> CS#6
  33. * 0x74100000 .... 0x741FFFFF -> CS#7
  34. * 0x74200000 .... 0x742FFFFF -> CS4# if no internal USB
  35. * 0x74300000 .... 0x743FFFFF -> CS5# if no boosted IDE
  36. * 0x77C00000 .... 0x77CFFFFF -> CS4# USB HC (1 MiB)
  37. * 0x77D00000 .... 0x77DFFFFF -> CS1# NAND-Flash (1 MiB)
  38. * 0x78000000 .... 0x78FFFFFF -> CS2# ISA-Bus Speicherzugriff (16 MiB)
  39. * 0x79000000 .... 0x7900FFFF -> CS2# ISA-Bus IO-Zugriff (16 MiB, mapped: 64kiB)
  40. * 0x79010000 .... 0x79FFFFFF -> CS2# ISA-Bus IO-Zugriff (mirrored)
  41. * 0x7A000000 .... 0x7A0FFFFF -> CS5# IDE emulation (1MiB)
  42. *
  43. * 0x80000000 .... 0x9FFFFFFF -> PCI-Bus Speicherzugriff (512MiB, mapped: 1:1)
  44. * 0xA0000000 .... 0xBFFFFFFF -> PCI-Bus Speicherzugriff (512MiB, mapped: 0x00000000...0x1FFFFFFF)
  45. * 0xE8000000 .... 0xE800FFFF -> PCI-Bus IO-Zugriff (64kiB, translated to PCI: 0x0000...0xFFFF)
  46. * 0xE8800000 .... 0xEBFFFFFF -> PCI-Bus IO-Zugriff (56MiB, translated to PCI: 0x00800000...0x3FFFFFF)
  47. * 0xEED00000 .... 0xEED00003 -> PCI-Bus
  48. * 0xEF400000 .... 0xEF40003F -> PCI-Bus Local Configuration Registers
  49. * 0xEF40003F .... 0xEF5FFFFF -> reserved
  50. * 0xEF600000 .... 0xEFFFFFFF -> 405GP internal Devices (10 MiB)
  51. * 0xF0000000 .... 0xF01FFFFF -> Flash-ROM (2 MiB)
  52. * 0xF0200000 .... 0xF7FFFFFF -> free for flash devices
  53. * 0xF8000000 .... 0xF8000FFF -> OnChipMemory (4kiB)
  54. * 0xF8001000 .... 0xFFDFFFFF -> free for flash devices
  55. * 0xFFE00000 .... 0xFFFFFFFF -> BOOT-ROM (2 MiB)
  56. */
  57. #define CONFIG_SOLIDCARD3 1
  58. #define CONFIG_4xx 1
  59. #define CONFIG_405GP 1
  60. #define CONFIG_BOARD_EARLY_INIT_F 1
  61. /*
  62. * Define IDE_USES_ISA_EMULATION for slower IDE access in the ISA-IO address range
  63. * If undefined, IDE access uses a seperat emulation with higher access speed.
  64. * Consider to inform your Linux IDE driver about the different addresses!
  65. * IDE_USES_ISA_EMULATION is only used if your CONFIG_COMMANDS macro includes
  66. * the CFG_CMD_IDE macro!
  67. */
  68. #define IDE_USES_ISA_EMULATION
  69. /*-----------------------------------------------------------------------
  70. * Serial Port
  71. *----------------------------------------------------------------------*/
  72. #define CONFIG_SERIAL_MULTI
  73. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  74. /*
  75. * define CONFIG_POWER_DOWN if your cpu should power down while waiting for your input
  76. * Works only, if you have enabled the CONFIG_SERIAL_SOFTWARE_FIFO feature
  77. */
  78. #if CONFIG_SERIAL_SOFTWARE_FIFO
  79. #define CONFIG_POWER_DOWN
  80. #endif
  81. /*
  82. * define CONFIG_SYS_CLK_FREQ to your base crystal clock in Hz
  83. */
  84. #define CONFIG_SYS_CLK_FREQ 33333333
  85. /*
  86. * define CONFIG_BAUDRATE to the baudrate value you want to use as default
  87. */
  88. #define CONFIG_BAUDRATE 115200
  89. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  90. #define CONFIG_PREBOOT "echo;" \
  91. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  92. "echo"
  93. #undef CONFIG_BOOTARGS
  94. #define CONFIG_EXTRA_ENV_SETTINGS \
  95. "netdev=eth0\0" \
  96. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  97. "nfsroot=${serverip}:${rootpath}\0" \
  98. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  99. "nand_args=setenv bootargs root=/dev/mtdblock5 rw" \
  100. "rootfstype=jffs2\0" \
  101. "addip=setenv bootargs ${bootargs} " \
  102. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  103. ":${hostname}:${netdev}:off panic=1\0" \
  104. "flash_nfs=run nfsargs addip;" \
  105. "bootm ${kernel_addr}\0" \
  106. "flash_nand=nand_args addip addcon;bootm ${kernel_addr}\0" \
  107. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  108. "rootpath=/opt/eldk/ppc_4xx\0" \
  109. "bootfile=/tftpboot/sc3/uImage\0" \
  110. "kernel_addr=FFE08000\0" \
  111. ""
  112. #undef CONFIG_BOOTCOMMAND
  113. #define CONFIG_SILENT_CONSOLE 1 /* enable silent startup */
  114. #define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
  115. #if 1 /* feel free to disable for development */
  116. #define CONFIG_AUTOBOOT_KEYED /* Enable password protection */
  117. #define CONFIG_AUTOBOOT_PROMPT "\nSC3 - booting... stop with S\n"
  118. #define CONFIG_AUTOBOOT_DELAY_STR "S" /* 1st "password" */
  119. #endif
  120. /*
  121. * define CONFIG_BOOTCOMMAND to the autoboot commands. They will running after
  122. * the CONFIG_BOOTDELAY delay to boot your machine
  123. */
  124. #define CONFIG_BOOTCOMMAND "bootp;dcache on;bootm"
  125. /*
  126. * define CONFIG_BOOTARGS to the default kernel parameters. They will used if you don't
  127. * set different values at the u-boot prompt
  128. */
  129. #ifdef USE_VGA_GRAPHICS
  130. #define CONFIG_BOOTARGS "root=/dev/nfs rw ip=bootp nfsroot=/tftpboot/solidcard3re"
  131. #else
  132. #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/nfs rw ip=bootp"
  133. #endif
  134. /*
  135. * Is the USB host controller assembled? If yes define CONFIG_ISP1161_PRESENT
  136. * This reserves memory bank #4 for this purpose
  137. */
  138. #undef CONFIG_ISP1161_PRESENT
  139. #undef CONFIG_LOADS_ECHO /* no echo on for serial download */
  140. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  141. #define CONFIG_NET_MULTI
  142. /* #define CONFIG_EEPRO100_SROM_WRITE */
  143. /* #define CONFIG_SHOW_MAC */
  144. #define CONFIG_EEPRO100
  145. #define CONFIG_MII 1 /* add 405GP MII PHY management */
  146. #define CONFIG_PHY_ADDR 1 /* the connected Phy defaults to address 1 */
  147. #define CONFIG_COMMANDS \
  148. (CONFIG_CMD_DFL | \
  149. CFG_CMD_PCI | \
  150. CFG_CMD_IRQ | \
  151. CFG_CMD_NET | \
  152. CFG_CMD_MII | \
  153. CFG_CMD_PING | \
  154. CFG_CMD_NAND | \
  155. CFG_CMD_JFFS2 | \
  156. CFG_CMD_I2C | \
  157. CFG_CMD_IDE | \
  158. CFG_CMD_DATE | \
  159. CFG_CMD_DHCP | \
  160. CFG_CMD_CACHE | \
  161. CFG_CMD_ELF )
  162. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  163. #include <cmd_confdefs.h>
  164. #undef CONFIG_WATCHDOG /* watchdog disabled */
  165. /*
  166. * Miscellaneous configurable options
  167. */
  168. #define CFG_LONGHELP 1 /* undef to save memory */
  169. #define CFG_PROMPT "SC3> " /* Monitor Command Prompt */
  170. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  171. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  172. #define CFG_MAXARGS 16 /* max number of command args */
  173. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  174. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  175. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  176. /*
  177. * If CFG_EXT_SERIAL_CLOCK, then the UART divisor is 1.
  178. * If CFG_405_UART_ERRATA_59, then UART divisor is 31.
  179. * Otherwise, UART divisor is determined by CPU Clock and CFG_BASE_BAUD value.
  180. * The Linux BASE_BAUD define should match this configuration.
  181. * baseBaud = cpuClock/(uartDivisor*16)
  182. * If CFG_405_UART_ERRATA_59 and 200MHz CPU clock,
  183. * set Linux BASE_BAUD to 403200.
  184. *
  185. * Consider the OPB clock! If it get lower the BASE_BAUD must be lower to
  186. * (see 405GP datasheet for descritpion)
  187. */
  188. #undef CFG_EXT_SERIAL_CLOCK /* external serial clock */
  189. #undef CFG_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  190. #define CFG_BASE_BAUD 921600 /* internal clock */
  191. /* The following table includes the supported baudrates */
  192. #define CFG_BAUDRATE_TABLE \
  193. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
  194. #define CFG_LOAD_ADDR 0x1000000 /* default load address */
  195. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  196. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  197. /*-----------------------------------------------------------------------
  198. * IIC stuff
  199. *-----------------------------------------------------------------------
  200. */
  201. #define CONFIG_HARD_I2C /* I2C with hardware support */
  202. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  203. #define I2C_INIT
  204. #define I2C_ACTIVE 0
  205. #define I2C_TRISTATE 0
  206. #define CFG_I2C_SPEED 100000 /* use the standard 100kHz speed */
  207. #define CFG_I2C_SLAVE 0x7F /* mask valid bits */
  208. #define CONFIG_RTC_DS1337
  209. #define CFG_I2C_RTC_ADDR 0x68
  210. /*-----------------------------------------------------------------------
  211. * PCI stuff
  212. *-----------------------------------------------------------------------
  213. */
  214. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  215. #define PCI_HOST_FORCE 1 /* configure as pci host */
  216. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  217. #define CONFIG_PCI /* include pci support */
  218. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  219. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  220. /* resource configuration */
  221. /* If you want to see, whats connected to your PCI bus */
  222. /* #define CONFIG_PCI_SCAN_SHOW */
  223. #define CFG_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
  224. #define CFG_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
  225. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  226. #define CFG_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  227. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  228. #define CFG_PCI_PTM2LA 0x00000000 /* disabled */
  229. #define CFG_PCI_PTM2MS 0x00000000 /* disabled */
  230. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  231. /*-----------------------------------------------------------------------
  232. * External peripheral base address
  233. *-----------------------------------------------------------------------
  234. */
  235. #if !(CONFIG_COMMANDS & CFG_CMD_IDE)
  236. #undef CONFIG_IDE_LED /* no led for ide supported */
  237. #undef CONFIG_IDE_RESET /* no reset for ide supported */
  238. /*-----------------------------------------------------------------------
  239. * IDE/ATA stuff
  240. *-----------------------------------------------------------------------
  241. */
  242. #else /* !(CONFIG_COMMANDS & CFG_CMD_IDE) */
  243. #define CONFIG_START_IDE 1 /* check, if use IDE */
  244. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  245. #undef CONFIG_IDE_LED /* no led for ide supported */
  246. #undef CONFIG_IDE_RESET /* no reset for ide supported */
  247. #define CONFIG_ATAPI
  248. #define CONFIG_DOS_PARTITION
  249. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
  250. #ifndef IDE_USES_ISA_EMULATION
  251. /* New and faster access */
  252. #define CFG_ATA_BASE_ADDR 0x7A000000 /* start of ISA IO emulation */
  253. /* How many IDE busses are available */
  254. #define CFG_IDE_MAXBUS 1
  255. /* What IDE ports are available */
  256. #define CFG_ATA_IDE0_OFFSET 0x000 /* first is available */
  257. #undef CFG_ATA_IDE1_OFFSET /* second not available */
  258. /* access to the data port is calculated:
  259. CFG_ATA_BASE_ADDR + CFG_ATA_IDE0_OFFSET + CFG_ATA_DATA_OFFSET + 0 */
  260. #define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  261. /* access to the registers is calculated:
  262. CFG_ATA_BASE_ADDR + CFG_ATA_IDE0_OFFSET + CFG_ATA_REG_OFFSET + [1..7] */
  263. #define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
  264. /* access to the alternate register is calculated:
  265. CFG_ATA_BASE_ADDR + CFG_ATA_IDE0_OFFSET + CFG_ATA_ALT_OFFSET + 6 */
  266. #define CFG_ATA_ALT_OFFSET 0x008 /* Offset for alternate registers */
  267. #else /* IDE_USES_ISA_EMULATION */
  268. #define CFG_ATA_BASE_ADDR 0x79000000 /* start of ISA IO emulation */
  269. /* How many IDE busses are available */
  270. #define CFG_IDE_MAXBUS 1
  271. /* What IDE ports are available */
  272. #define CFG_ATA_IDE0_OFFSET 0x01F0 /* first is available */
  273. #undef CFG_ATA_IDE1_OFFSET /* second not available */
  274. /* access to the data port is calculated:
  275. CFG_ATA_BASE_ADDR + CFG_ATA_IDE0_OFFSET + CFG_ATA_DATA_OFFSET + 0 */
  276. #define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  277. /* access to the registers is calculated:
  278. CFG_ATA_BASE_ADDR + CFG_ATA_IDE0_OFFSET + CFG_ATA_REG_OFFSET + [1..7] */
  279. #define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
  280. /* access to the alternate register is calculated:
  281. CFG_ATA_BASE_ADDR + CFG_ATA_IDE0_OFFSET + CFG_ATA_ALT_OFFSET + 6 */
  282. #define CFG_ATA_ALT_OFFSET 0x03F0 /* Offset for alternate registers */
  283. #endif /* IDE_USES_ISA_EMULATION */
  284. #endif /* !(CONFIG_COMMANDS & CFG_CMD_IDE) */
  285. /*
  286. #define CFG_KEY_REG_BASE_ADDR 0xF0100000
  287. #define CFG_IR_REG_BASE_ADDR 0xF0200000
  288. #define CFG_FPGA_REG_BASE_ADDR 0xF0300000
  289. */
  290. /*-----------------------------------------------------------------------
  291. * Start addresses for the final memory configuration
  292. * (Set up by the startup code)
  293. * Please note that CFG_SDRAM_BASE _must_ start at 0
  294. *
  295. * CFG_FLASH_BASE -> start address of internal flash
  296. * CFG_MONITOR_BASE -> start of u-boot
  297. */
  298. #ifndef __ASSEMBLER__
  299. extern unsigned long offsetOfBigFlash;
  300. extern unsigned long offsetOfEnvironment;
  301. #endif
  302. #define CFG_SDRAM_BASE 0x00000000
  303. #define CFG_FLASH_BASE 0xFFE00000
  304. #define CFG_MONITOR_BASE 0xFFFC0000 /* placed last 256k */
  305. #define CFG_MONITOR_LEN (224 * 1024) /* Reserve 224 KiB for Monitor */
  306. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 KiB for malloc() */
  307. /*
  308. * For booting Linux, the board info and command line data
  309. * have to be in the first 8 MiB of memory, since this is
  310. * the maximum mapped by the Linux kernel during initialization.
  311. */
  312. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  313. /*-----------------------------------------------------------------------
  314. * FLASH organization ## FIXME: lookup in datasheet
  315. */
  316. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  317. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  318. #define CFG_FLASH_CFI /* flash is CFI compat. */
  319. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver*/
  320. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector */
  321. #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash*/
  322. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  323. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  324. #define CFG_ENV_IS_IN_FLASH 1
  325. #if CFG_ENV_IS_IN_FLASH
  326. #define CFG_ENV_OFFSET 0x00000000 /* Offset of Environment Sector in bottom type */
  327. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  328. #define CFG_ENV_SECT_SIZE 0x4000 /* see README - env sector total size */
  329. /* Address and size of Redundant Environment Sector */
  330. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
  331. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  332. #endif
  333. /* let us changing anything in our environment */
  334. #define CONFIG_ENV_OVERWRITE
  335. /*
  336. * NAND-FLASH stuff
  337. */
  338. #define CFG_MAX_NAND_DEVICE 1
  339. #define NAND_MAX_CHIPS 1
  340. #define CFG_NAND_BASE 0x77D00000
  341. #define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
  342. /* No command line, one static partition Partition 3 contains jffs2 rootfs */
  343. #undef CONFIG_JFFS2_CMDLINE
  344. #define CONFIG_JFFS2_DEV "nand0"
  345. #define CONFIG_JFFS2_PART_SIZE 0x00400000
  346. #define CONFIG_JFFS2_PART_OFFSET 0x00c00000
  347. /*-----------------------------------------------------------------------
  348. * Cache Configuration
  349. *
  350. * CFG_DCACHE_SIZE -> size of data cache:
  351. * - 405GP 8k
  352. * - 405GPr 16k
  353. * How to handle the difference in chache size?
  354. * CFG_CACHELINE_SIZE -> size of one cache line: 32 bytes
  355. * (used in cpu/ppc4xx/start.S)
  356. */
  357. #define CFG_DCACHE_SIZE 16384
  358. #define CFG_CACHELINE_SIZE 32
  359. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  360. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  361. #endif
  362. /*
  363. * Init Memory Controller:
  364. *
  365. */
  366. #define FLASH_BASE0_PRELIM CFG_FLASH_BASE
  367. #define FLASH_BASE1_PRELIM 0
  368. /*-----------------------------------------------------------------------
  369. * Some informations about the internal SRAM (OCM=On Chip Memory)
  370. *
  371. * CFG_OCM_DATA_ADDR -> location
  372. * CFG_OCM_DATA_SIZE -> size
  373. */
  374. #define CFG_TEMP_STACK_OCM 1
  375. #define CFG_OCM_DATA_ADDR 0xF8000000
  376. #define CFG_OCM_DATA_SIZE 0x1000
  377. /*-----------------------------------------------------------------------
  378. * Definitions for initial stack pointer and data area (in DPRAM):
  379. * - we are using the internal 4k SRAM, so we don't need data cache mapping
  380. * - internal SRAM (OCM=On Chip Memory) is placed to CFG_OCM_DATA_ADDR
  381. * - Stackpointer will be located to
  382. * (CFG_INIT_RAM_ADDR&0xFFFF0000) | (CFG_INIT_SP_OFFSET&0x0000FFFF)
  383. * in cpu/ppc4xx/start.S
  384. */
  385. #undef CFG_INIT_DCACHE_CS
  386. /* Where the internal SRAM starts */
  387. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR
  388. /* Where the internal SRAM ends (only offset) */
  389. #define CFG_INIT_RAM_END 0x0F00
  390. /*
  391. CFG_INIT_RAM_ADDR ------> ------------ lower address
  392. | |
  393. | ^ |
  394. | | |
  395. | | Stack |
  396. CFG_GBL_DATA_OFFSET ----> ------------
  397. | |
  398. | 64 Bytes |
  399. | |
  400. CFG_INIT_RAM_END ------> ------------ higher address
  401. (offset only)
  402. */
  403. /* size in bytes reserved for initial data */
  404. #define CFG_GBL_DATA_SIZE 64
  405. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  406. /* Initial value of the stack pointern in internal SRAM */
  407. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  408. /*
  409. * Internal Definitions
  410. *
  411. * Boot Flags
  412. */
  413. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  414. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  415. /* ################################################################################### */
  416. /* These defines will be used in cpu/ppc4xx/cpu_init.c to setup external chip selects */
  417. /* They are currently undefined cause they are initiaized in board/solidcard3/init.S */
  418. /* This chip select accesses the boot device */
  419. /* It depends on boot select switch if this device is 16 or 8 bit */
  420. #undef CFG_EBC_PB0AP
  421. #undef CFG_EBC_PB0CR
  422. #undef CFG_EBC_PB1AP
  423. #undef CFG_EBC_PB1CR
  424. #undef CFG_EBC_PB2AP
  425. #undef CFG_EBC_PB2CR
  426. #undef CFG_EBC_PB3AP
  427. #undef CFG_EBC_PB3CR
  428. #undef CFG_EBC_PB4AP
  429. #undef CFG_EBC_PB4CR
  430. #undef CFG_EBC_PB5AP
  431. #undef CFG_EBC_PB5CR
  432. #undef CFG_EBC_PB6AP
  433. #undef CFG_EBC_PB6CR
  434. #undef CFG_EBC_PB7AP
  435. #undef CFG_EBC_PB7CR
  436. #define CFG_EBC_CFG 0xb84ef000
  437. #define CONFIG_SDRAM_BANK0 /* use the standard SDRAM initialization */
  438. #undef CONFIG_SPD_EEPROM
  439. /*
  440. * Define this to get more information about system configuration
  441. */
  442. /* #define SC3_DEBUGOUT */
  443. #undef SC3_DEBUGOUT
  444. /***********************************************************************
  445. * External peripheral base address
  446. ***********************************************************************/
  447. #define CFG_ISA_MEM_BASE_ADDRESS 0x78000000
  448. /*
  449. Die Grafik-Treiber greifen über die Adresse in diesem Macro auf den Chip zu.
  450. Das funktioniert bei deren Karten, weil sie eine PCI-Bridge benutzen, die
  451. das gleiche Mapping durchführen kann, wie der SC520 (also Aufteilen von IO-Zugriffen
  452. auf ISA- und PCI-Zyklen)
  453. */
  454. #define CFG_ISA_IO_BASE_ADDRESS 0xE8000000
  455. /*#define CFG_ISA_IO_BASE_ADDRESS 0x79000000 */
  456. /************************************************************
  457. * Video support
  458. ************************************************************/
  459. #ifdef USE_VGA_GRAPHICS
  460. #define CONFIG_VIDEO /* To enable video controller support */
  461. #define CONFIG_VIDEO_CT69000
  462. #define CONFIG_CFB_CONSOLE
  463. /* #define CONFIG_VIDEO_LOGO */
  464. #define CONFIG_VGA_AS_SINGLE_DEVICE
  465. #define CONFIG_VIDEO_SW_CURSOR
  466. /* #define CONFIG_VIDEO_HW_CURSOR */
  467. #define CONFIG_VIDEO_ONBOARD /* Video controller is on-board */
  468. #define VIDEO_HW_RECTFILL
  469. #define VIDEO_HW_BITBLT
  470. #endif
  471. /************************************************************
  472. * Ident
  473. ************************************************************/
  474. #define CONFIG_SC3_VERSION "r1.4"
  475. #define POST_OUT(x) (*((volatile unsigned char*)(0x79000080))=x)
  476. #endif /* __CONFIG_H */