immap_85xx.h 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684
  1. /*
  2. * MPC85xx Internal Memory Map
  3. *
  4. * Copyright 2007 Freescale Semiconductor.
  5. *
  6. * Copyright(c) 2002,2003 Motorola Inc.
  7. * Xianghua Xiao (x.xiao@motorola.com)
  8. *
  9. */
  10. #ifndef __IMMAP_85xx__
  11. #define __IMMAP_85xx__
  12. #include <asm/types.h>
  13. #include <asm/fsl_i2c.h>
  14. #include <asm/fsl_lbc.h>
  15. /*
  16. * Local-Access Registers and ECM Registers(0x0000-0x2000)
  17. */
  18. typedef struct ccsr_local_ecm {
  19. uint ccsrbar; /* 0x0 - Control Configuration Status Registers Base Address Register */
  20. char res1[4];
  21. uint altcbar; /* 0x8 - Alternate Configuration Base Address Register */
  22. char res2[4];
  23. uint altcar; /* 0x10 - Alternate Configuration Attribute Register */
  24. char res3[12];
  25. uint bptr; /* 0x20 - Boot Page Translation Register */
  26. char res4[3044];
  27. uint lawbar0; /* 0xc08 - Local Access Window 0 Base Address Register */
  28. char res5[4];
  29. uint lawar0; /* 0xc10 - Local Access Window 0 Attributes Register */
  30. char res6[20];
  31. uint lawbar1; /* 0xc28 - Local Access Window 1 Base Address Register */
  32. char res7[4];
  33. uint lawar1; /* 0xc30 - Local Access Window 1 Attributes Register */
  34. char res8[20];
  35. uint lawbar2; /* 0xc48 - Local Access Window 2 Base Address Register */
  36. char res9[4];
  37. uint lawar2; /* 0xc50 - Local Access Window 2 Attributes Register */
  38. char res10[20];
  39. uint lawbar3; /* 0xc68 - Local Access Window 3 Base Address Register */
  40. char res11[4];
  41. uint lawar3; /* 0xc70 - Local Access Window 3 Attributes Register */
  42. char res12[20];
  43. uint lawbar4; /* 0xc88 - Local Access Window 4 Base Address Register */
  44. char res13[4];
  45. uint lawar4; /* 0xc90 - Local Access Window 4 Attributes Register */
  46. char res14[20];
  47. uint lawbar5; /* 0xca8 - Local Access Window 5 Base Address Register */
  48. char res15[4];
  49. uint lawar5; /* 0xcb0 - Local Access Window 5 Attributes Register */
  50. char res16[20];
  51. uint lawbar6; /* 0xcc8 - Local Access Window 6 Base Address Register */
  52. char res17[4];
  53. uint lawar6; /* 0xcd0 - Local Access Window 6 Attributes Register */
  54. char res18[20];
  55. uint lawbar7; /* 0xce8 - Local Access Window 7 Base Address Register */
  56. char res19[4];
  57. uint lawar7; /* 0xcf0 - Local Access Window 7 Attributes Register */
  58. char res20[780]; /* XXX: LAW 8, LAW9 for 8572 */
  59. uint eebacr; /* 0x1000 - ECM CCB Address Configuration Register */
  60. char res21[12];
  61. uint eebpcr; /* 0x1010 - ECM CCB Port Configuration Register */
  62. char res22[3564];
  63. uint eedr; /* 0x1e00 - ECM Error Detect Register */
  64. char res23[4];
  65. uint eeer; /* 0x1e08 - ECM Error Enable Register */
  66. uint eeatr; /* 0x1e0c - ECM Error Attributes Capture Register */
  67. uint eeadr; /* 0x1e10 - ECM Error Address Capture Register */
  68. char res24[492];
  69. } ccsr_local_ecm_t;
  70. /*
  71. * DDR memory controller registers(0x2000-0x3000)
  72. */
  73. typedef struct ccsr_ddr {
  74. uint cs0_bnds; /* 0x2000 - DDR Chip Select 0 Memory Bounds */
  75. char res1[4];
  76. uint cs1_bnds; /* 0x2008 - DDR Chip Select 1 Memory Bounds */
  77. char res2[4];
  78. uint cs2_bnds; /* 0x2010 - DDR Chip Select 2 Memory Bounds */
  79. char res3[4];
  80. uint cs3_bnds; /* 0x2018 - DDR Chip Select 3 Memory Bounds */
  81. char res4[100];
  82. uint cs0_config; /* 0x2080 - DDR Chip Select Configuration */
  83. uint cs1_config; /* 0x2084 - DDR Chip Select Configuration */
  84. uint cs2_config; /* 0x2088 - DDR Chip Select Configuration */
  85. uint cs3_config; /* 0x208c - DDR Chip Select Configuration */
  86. char res4a[48];
  87. uint cs0_config_2; /* 0x20c0 - DDR Chip Select Configuration 2 */
  88. uint cs1_config_2; /* 0x20c4 - DDR Chip Select Configuration 2 */
  89. uint cs2_config_2; /* 0x20c8 - DDR Chip Select Configuration 2 */
  90. uint cs3_config_2; /* 0x20cc - DDR Chip Select Configuration 2 */
  91. char res5[48];
  92. uint timing_cfg_3; /* 0x2100 - DDR SDRAM Timing Configuration Register 3 */
  93. uint timing_cfg_0; /* 0x2104 - DDR SDRAM Timing Configuration Register 0 */
  94. uint timing_cfg_1; /* 0x2108 - DDR SDRAM Timing Configuration Register 1 */
  95. uint timing_cfg_2; /* 0x210c - DDR SDRAM Timing Configuration Register 2 */
  96. uint sdram_cfg; /* 0x2110 - DDR SDRAM Control Configuration */
  97. uint sdram_cfg_2; /* 0x2114 - DDR SDRAM Control Configuration 2 */
  98. uint sdram_mode; /* 0x2118 - DDR SDRAM Mode Configuration */
  99. uint sdram_mode_2; /* 0x211c - DDR SDRAM Mode Configuration 2*/
  100. uint sdram_md_cntl; /* 0x2120 - DDR SDRAM Mode Control */
  101. uint sdram_interval; /* 0x2124 - DDR SDRAM Interval Configuration */
  102. uint sdram_data_init; /* 0x2128 - DDR SDRAM Data initialization */
  103. char res6[4];
  104. uint sdram_clk_cntl; /* 0x2130 - DDR SDRAM Clock Control */
  105. char res7[20];
  106. uint init_addr; /* 0x2148 - DDR training initialization address */
  107. uint init_ext_addr; /* 0x214C - DDR training initialization extended address */
  108. char res8_1[16];
  109. uint timing_cfg_4; /* 0x2160 - DDR SDRAM Timing Configuration Register 4 */
  110. uint timing_cfg_5; /* 0x2164 - DDR SDRAM Timing Configuration Register 5 */
  111. char reg8_1a[8];
  112. uint ddr_zq_cntl; /* 0x2170 - DDR ZQ calibration control*/
  113. uint ddr_wrlvl_cntl; /* 0x2174 - DDR write leveling control*/
  114. uint ddr_pd_cntl; /* 0x2178 - DDR pre-drive conditioning control*/
  115. uint ddr_sr_cntr; /* 0x217C - DDR self refresh counter */
  116. uint ddr_sdram_rcw_1; /* 0x2180 - DDR Register Control Words 1 */
  117. uint ddr_sdram_rcw_2; /* 0x2184 - DDR Register Control Words 2 */
  118. char res8_1b[2672];
  119. uint ip_rev1; /* 0x2BF8 - DDR IP Block Revision 1 */
  120. uint ip_rev2; /* 0x2BFC - DDR IP Block Revision 2 */
  121. char res8_2[512];
  122. uint data_err_inject_hi; /* 0x2e00 - DDR Memory Data Path Error Injection Mask High */
  123. uint data_err_inject_lo; /* 0x2e04 - DDR Memory Data Path Error Injection Mask Low */
  124. uint ecc_err_inject; /* 0x2e08 - DDR Memory Data Path Error Injection Mask ECC */
  125. char res9[20];
  126. uint capture_data_hi; /* 0x2e20 - DDR Memory Data Path Read Capture High */
  127. uint capture_data_lo; /* 0x2e24 - DDR Memory Data Path Read Capture Low */
  128. uint capture_ecc; /* 0x2e28 - DDR Memory Data Path Read Capture ECC */
  129. char res10[20];
  130. uint err_detect; /* 0x2e40 - DDR Memory Error Detect */
  131. uint err_disable; /* 0x2e44 - DDR Memory Error Disable */
  132. uint err_int_en; /* 0x2e48 - DDR */
  133. uint capture_attributes; /* 0x2e4c - DDR Memory Error Attributes Capture */
  134. uint capture_address; /* 0x2e50 - DDR Memory Error Address Capture */
  135. uint capture_ext_address; /* 0x2e54 - DDR Memory Error Extended Address Capture */
  136. uint err_sbe; /* 0x2e58 - DDR Memory Single-Bit ECC Error Management */
  137. char res11[164];
  138. uint debug_1; /* 0x2f00 */
  139. uint debug_2;
  140. uint debug_3;
  141. uint debug_4;
  142. char res12[240];
  143. } ccsr_ddr_t;
  144. /*
  145. * I2C Registers(0x3000-0x4000)
  146. */
  147. typedef struct ccsr_i2c {
  148. struct fsl_i2c i2c[1];
  149. u8 res[4096 - 1 * sizeof(struct fsl_i2c)];
  150. } ccsr_i2c_t;
  151. #if defined(CONFIG_MPC8540) \
  152. || defined(CONFIG_MPC8541) \
  153. || defined(CONFIG_MPC8548) \
  154. || defined(CONFIG_MPC8555)
  155. /* DUART Registers(0x4000-0x5000) */
  156. typedef struct ccsr_duart {
  157. char res1[1280];
  158. u_char urbr1_uthr1_udlb1;/* 0x4500 - URBR1, UTHR1, UDLB1 with the same address offset of 0x04500 */
  159. u_char uier1_udmb1; /* 0x4501 - UIER1, UDMB1 with the same address offset of 0x04501 */
  160. u_char uiir1_ufcr1_uafr1;/* 0x4502 - UIIR1, UFCR1, UAFR1 with the same address offset of 0x04502 */
  161. u_char ulcr1; /* 0x4503 - UART1 Line Control Register */
  162. u_char umcr1; /* 0x4504 - UART1 Modem Control Register */
  163. u_char ulsr1; /* 0x4505 - UART1 Line Status Register */
  164. u_char umsr1; /* 0x4506 - UART1 Modem Status Register */
  165. u_char uscr1; /* 0x4507 - UART1 Scratch Register */
  166. char res2[8];
  167. u_char udsr1; /* 0x4510 - UART1 DMA Status Register */
  168. char res3[239];
  169. u_char urbr2_uthr2_udlb2;/* 0x4600 - URBR2, UTHR2, UDLB2 with the same address offset of 0x04600 */
  170. u_char uier2_udmb2; /* 0x4601 - UIER2, UDMB2 with the same address offset of 0x04601 */
  171. u_char uiir2_ufcr2_uafr2;/* 0x4602 - UIIR2, UFCR2, UAFR2 with the same address offset of 0x04602 */
  172. u_char ulcr2; /* 0x4603 - UART2 Line Control Register */
  173. u_char umcr2; /* 0x4604 - UART2 Modem Control Register */
  174. u_char ulsr2; /* 0x4605 - UART2 Line Status Register */
  175. u_char umsr2; /* 0x4606 - UART2 Modem Status Register */
  176. u_char uscr2; /* 0x4607 - UART2 Scratch Register */
  177. char res4[8];
  178. u_char udsr2; /* 0x4610 - UART2 DMA Status Register */
  179. char res5[2543];
  180. } ccsr_duart_t;
  181. #else /* MPC8560 uses UART on its CPM */
  182. typedef struct ccsr_duart {
  183. char res[4096];
  184. } ccsr_duart_t;
  185. #endif
  186. /* Local Bus Controller Registers(0x5000-0x6000) */
  187. /* Omitting OCeaN(0x6000) and Reserved(0x7000) block */
  188. typedef struct ccsr_lbc {
  189. uint br0; /* 0x5000 - LBC Base Register 0 */
  190. uint or0; /* 0x5004 - LBC Options Register 0 */
  191. uint br1; /* 0x5008 - LBC Base Register 1 */
  192. uint or1; /* 0x500c - LBC Options Register 1 */
  193. uint br2; /* 0x5010 - LBC Base Register 2 */
  194. uint or2; /* 0x5014 - LBC Options Register 2 */
  195. uint br3; /* 0x5018 - LBC Base Register 3 */
  196. uint or3; /* 0x501c - LBC Options Register 3 */
  197. uint br4; /* 0x5020 - LBC Base Register 4 */
  198. uint or4; /* 0x5024 - LBC Options Register 4 */
  199. uint br5; /* 0x5028 - LBC Base Register 5 */
  200. uint or5; /* 0x502c - LBC Options Register 5 */
  201. uint br6; /* 0x5030 - LBC Base Register 6 */
  202. uint or6; /* 0x5034 - LBC Options Register 6 */
  203. uint br7; /* 0x5038 - LBC Base Register 7 */
  204. uint or7; /* 0x503c - LBC Options Register 7 */
  205. char res1[40];
  206. uint mar; /* 0x5068 - LBC UPM Address Register */
  207. char res2[4];
  208. uint mamr; /* 0x5070 - LBC UPMA Mode Register */
  209. uint mbmr; /* 0x5074 - LBC UPMB Mode Register */
  210. uint mcmr; /* 0x5078 - LBC UPMC Mode Register */
  211. char res3[8];
  212. uint mrtpr; /* 0x5084 - LBC Memory Refresh Timer Prescaler Register */
  213. uint mdr; /* 0x5088 - LBC UPM Data Register */
  214. char res4[8];
  215. uint lsdmr; /* 0x5094 - LBC SDRAM Mode Register */
  216. char res5[8];
  217. uint lurt; /* 0x50a0 - LBC UPM Refresh Timer */
  218. uint lsrt; /* 0x50a4 - LBC SDRAM Refresh Timer */
  219. char res6[8];
  220. uint ltesr; /* 0x50b0 - LBC Transfer Error Status Register */
  221. uint ltedr; /* 0x50b4 - LBC Transfer Error Disable Register */
  222. uint lteir; /* 0x50b8 - LBC Transfer Error Interrupt Register */
  223. uint lteatr; /* 0x50bc - LBC Transfer Error Attributes Register */
  224. uint ltear; /* 0x50c0 - LBC Transfer Error Address Register */
  225. char res7[12];
  226. uint lbcr; /* 0x50d0 - LBC Configuration Register */
  227. uint lcrr; /* 0x50d4 - LBC Clock Ratio Register */
  228. char res8[3880];
  229. } ccsr_lbc_t;
  230. /*
  231. * PCI Registers(0x8000-0x9000)
  232. */
  233. typedef struct ccsr_pcix {
  234. uint cfg_addr; /* 0x8000 - PCIX Configuration Address Register */
  235. uint cfg_data; /* 0x8004 - PCIX Configuration Data Register */
  236. uint int_ack; /* 0x8008 - PCIX Interrupt Acknowledge Register */
  237. char res1[3060];
  238. uint potar0; /* 0x8c00 - PCIX Outbound Transaction Address Register 0 */
  239. uint potear0; /* 0x8c04 - PCIX Outbound Translation Extended Address Register 0 */
  240. uint powbar0; /* 0x8c08 - PCIX Outbound Window Base Address Register 0 */
  241. uint powbear0; /* 0x8c0c - PCIX Outbound Window Base Extended Address Register 0 */
  242. uint powar0; /* 0x8c10 - PCIX Outbound Window Attributes Register 0 */
  243. char res2[12];
  244. uint potar1; /* 0x8c20 - PCIX Outbound Transaction Address Register 1 */
  245. uint potear1; /* 0x8c24 - PCIX Outbound Translation Extended Address Register 1 */
  246. uint powbar1; /* 0x8c28 - PCIX Outbound Window Base Address Register 1 */
  247. uint powbear1; /* 0x8c2c - PCIX Outbound Window Base Extended Address Register 1 */
  248. uint powar1; /* 0x8c30 - PCIX Outbound Window Attributes Register 1 */
  249. char res3[12];
  250. uint potar2; /* 0x8c40 - PCIX Outbound Transaction Address Register 2 */
  251. uint potear2; /* 0x8c44 - PCIX Outbound Translation Extended Address Register 2 */
  252. uint powbar2; /* 0x8c48 - PCIX Outbound Window Base Address Register 2 */
  253. uint powbear2; /* 0x8c4c - PCIX Outbound Window Base Extended Address Register 2 */
  254. uint powar2; /* 0x8c50 - PCIX Outbound Window Attributes Register 2 */
  255. char res4[12];
  256. uint potar3; /* 0x8c60 - PCIX Outbound Transaction Address Register 3 */
  257. uint potear3; /* 0x8c64 - PCIX Outbound Translation Extended Address Register 3 */
  258. uint powbar3; /* 0x8c68 - PCIX Outbound Window Base Address Register 3 */
  259. uint powbear3; /* 0x8c6c - PCIX Outbound Window Base Extended Address Register 3 */
  260. uint powar3; /* 0x8c70 - PCIX Outbound Window Attributes Register 3 */
  261. char res5[12];
  262. uint potar4; /* 0x8c80 - PCIX Outbound Transaction Address Register 4 */
  263. uint potear4; /* 0x8c84 - PCIX Outbound Translation Extended Address Register 4 */
  264. uint powbar4; /* 0x8c88 - PCIX Outbound Window Base Address Register 4 */
  265. uint powbear4; /* 0x8c8c - PCIX Outbound Window Base Extended Address Register 4 */
  266. uint powar4; /* 0x8c90 - PCIX Outbound Window Attributes Register 4 */
  267. char res6[268];
  268. uint pitar3; /* 0x8da0 - PCIX Inbound Translation Address Register 3 */
  269. uint pitear3; /* 0x8da4 - PCIX Inbound Translation Extended Address Register 3 */
  270. uint piwbar3; /* 0x8da8 - PCIX Inbound Window Base Address Register 3 */
  271. uint piwbear3; /* 0x8dac - PCIX Inbound Window Base Extended Address Register 3 */
  272. uint piwar3; /* 0x8db0 - PCIX Inbound Window Attributes Register 3 */
  273. char res7[12];
  274. uint pitar2; /* 0x8dc0 - PCIX Inbound Translation Address Register 2 */
  275. uint pitear2; /* 0x8dc4 - PCIX Inbound Translation Extended Address Register 2 */
  276. uint piwbar2; /* 0x8dc8 - PCIX Inbound Window Base Address Register 2 */
  277. uint piwbear2; /* 0x8dcc - PCIX Inbound Window Base Extended Address Register 2 */
  278. uint piwar2; /* 0x8dd0 - PCIX Inbound Window Attributes Register 2 */
  279. char res8[12];
  280. uint pitar1; /* 0x8de0 - PCIX Inbound Translation Address Register 1 */
  281. uint pitear1; /* 0x8de4 - PCIX Inbound Translation Extended Address Register 1 */
  282. uint piwbar1; /* 0x8de8 - PCIX Inbound Window Base Address Register 1 */
  283. char res9[4];
  284. uint piwar1; /* 0x8df0 - PCIX Inbound Window Attributes Register 1 */
  285. char res10[12];
  286. uint pedr; /* 0x8e00 - PCIX Error Detect Register */
  287. uint pecdr; /* 0x8e04 - PCIX Error Capture Disable Register */
  288. uint peer; /* 0x8e08 - PCIX Error Enable Register */
  289. uint peattrcr; /* 0x8e0c - PCIX Error Attributes Capture Register */
  290. uint peaddrcr; /* 0x8e10 - PCIX Error Address Capture Register */
  291. uint peextaddrcr; /* 0x8e14 - PCIX Error Extended Address Capture Register */
  292. uint pedlcr; /* 0x8e18 - PCIX Error Data Low Capture Register */
  293. uint pedhcr; /* 0x8e1c - PCIX Error Error Data High Capture Register */
  294. uint gas_timr; /* 0x8e20 - PCIX Gasket Timer Register */
  295. char res11[476];
  296. } ccsr_pcix_t;
  297. #define PCIX_COMMAND 0x62
  298. #define POWAR_EN 0x80000000
  299. #define POWAR_IO_READ 0x00080000
  300. #define POWAR_MEM_READ 0x00040000
  301. #define POWAR_IO_WRITE 0x00008000
  302. #define POWAR_MEM_WRITE 0x00004000
  303. #define POWAR_MEM_512M 0x0000001c
  304. #define POWAR_IO_1M 0x00000013
  305. #define PIWAR_EN 0x80000000
  306. #define PIWAR_PF 0x20000000
  307. #define PIWAR_LOCAL 0x00f00000
  308. #define PIWAR_READ_SNOOP 0x00050000
  309. #define PIWAR_WRITE_SNOOP 0x00005000
  310. #define PIWAR_MEM_2G 0x0000001e
  311. /*
  312. * L2 Cache Registers(0x2_0000-0x2_1000)
  313. */
  314. typedef struct ccsr_l2cache {
  315. uint l2ctl; /* 0x20000 - L2 configuration register 0 */
  316. char res1[12];
  317. uint l2cewar0; /* 0x20010 - L2 cache external write address register 0 */
  318. char res2[4];
  319. uint l2cewcr0; /* 0x20018 - L2 cache external write control register 0 */
  320. char res3[4];
  321. uint l2cewar1; /* 0x20020 - L2 cache external write address register 1 */
  322. char res4[4];
  323. uint l2cewcr1; /* 0x20028 - L2 cache external write control register 1 */
  324. char res5[4];
  325. uint l2cewar2; /* 0x20030 - L2 cache external write address register 2 */
  326. char res6[4];
  327. uint l2cewcr2; /* 0x20038 - L2 cache external write control register 2 */
  328. char res7[4];
  329. uint l2cewar3; /* 0x20040 - L2 cache external write address register 3 */
  330. char res8[4];
  331. uint l2cewcr3; /* 0x20048 - L2 cache external write control register 3 */
  332. char res9[180];
  333. uint l2srbar0; /* 0x20100 - L2 memory-mapped SRAM base address register 0 */
  334. char res10[4];
  335. uint l2srbar1; /* 0x20108 - L2 memory-mapped SRAM base address register 1 */
  336. char res11[3316];
  337. uint l2errinjhi; /* 0x20e00 - L2 error injection mask high register */
  338. uint l2errinjlo; /* 0x20e04 - L2 error injection mask low register */
  339. uint l2errinjctl; /* 0x20e08 - L2 error injection tag/ECC control register */
  340. char res12[20];
  341. uint l2captdatahi; /* 0x20e20 - L2 error data high capture register */
  342. uint l2captdatalo; /* 0x20e24 - L2 error data low capture register */
  343. uint l2captecc; /* 0x20e28 - L2 error ECC capture register */
  344. char res13[20];
  345. uint l2errdet; /* 0x20e40 - L2 error detect register */
  346. uint l2errdis; /* 0x20e44 - L2 error disable register */
  347. uint l2errinten; /* 0x20e48 - L2 error interrupt enable register */
  348. uint l2errattr; /* 0x20e4c - L2 error attributes capture register */
  349. uint l2erraddr; /* 0x20e50 - L2 error address capture register */
  350. char res14[4];
  351. uint l2errctl; /* 0x20e58 - L2 error control register */
  352. char res15[420];
  353. } ccsr_l2cache_t;
  354. /*
  355. * DMA Registers(0x2_1000-0x2_2000)
  356. */
  357. typedef struct ccsr_dma {
  358. char res1[256];
  359. uint mr0; /* 0x21100 - DMA 0 Mode Register */
  360. uint sr0; /* 0x21104 - DMA 0 Status Register */
  361. char res2[4];
  362. uint clndar0; /* 0x2110c - DMA 0 Current Link Descriptor Address Register */
  363. uint satr0; /* 0x21110 - DMA 0 Source Attributes Register */
  364. uint sar0; /* 0x21114 - DMA 0 Source Address Register */
  365. uint datr0; /* 0x21118 - DMA 0 Destination Attributes Register */
  366. uint dar0; /* 0x2111c - DMA 0 Destination Address Register */
  367. uint bcr0; /* 0x21120 - DMA 0 Byte Count Register */
  368. char res3[4];
  369. uint nlndar0; /* 0x21128 - DMA 0 Next Link Descriptor Address Register */
  370. char res4[8];
  371. uint clabdar0; /* 0x21134 - DMA 0 Current List - Alternate Base Descriptor Address Register */
  372. char res5[4];
  373. uint nlsdar0; /* 0x2113c - DMA 0 Next List Descriptor Address Register */
  374. uint ssr0; /* 0x21140 - DMA 0 Source Stride Register */
  375. uint dsr0; /* 0x21144 - DMA 0 Destination Stride Register */
  376. char res6[56];
  377. uint mr1; /* 0x21180 - DMA 1 Mode Register */
  378. uint sr1; /* 0x21184 - DMA 1 Status Register */
  379. char res7[4];
  380. uint clndar1; /* 0x2118c - DMA 1 Current Link Descriptor Address Register */
  381. uint satr1; /* 0x21190 - DMA 1 Source Attributes Register */
  382. uint sar1; /* 0x21194 - DMA 1 Source Address Register */
  383. uint datr1; /* 0x21198 - DMA 1 Destination Attributes Register */
  384. uint dar1; /* 0x2119c - DMA 1 Destination Address Register */
  385. uint bcr1; /* 0x211a0 - DMA 1 Byte Count Register */
  386. char res8[4];
  387. uint nlndar1; /* 0x211a8 - DMA 1 Next Link Descriptor Address Register */
  388. char res9[8];
  389. uint clabdar1; /* 0x211b4 - DMA 1 Current List - Alternate Base Descriptor Address Register */
  390. char res10[4];
  391. uint nlsdar1; /* 0x211bc - DMA 1 Next List Descriptor Address Register */
  392. uint ssr1; /* 0x211c0 - DMA 1 Source Stride Register */
  393. uint dsr1; /* 0x211c4 - DMA 1 Destination Stride Register */
  394. char res11[56];
  395. uint mr2; /* 0x21200 - DMA 2 Mode Register */
  396. uint sr2; /* 0x21204 - DMA 2 Status Register */
  397. char res12[4];
  398. uint clndar2; /* 0x2120c - DMA 2 Current Link Descriptor Address Register */
  399. uint satr2; /* 0x21210 - DMA 2 Source Attributes Register */
  400. uint sar2; /* 0x21214 - DMA 2 Source Address Register */
  401. uint datr2; /* 0x21218 - DMA 2 Destination Attributes Register */
  402. uint dar2; /* 0x2121c - DMA 2 Destination Address Register */
  403. uint bcr2; /* 0x21220 - DMA 2 Byte Count Register */
  404. char res13[4];
  405. uint nlndar2; /* 0x21228 - DMA 2 Next Link Descriptor Address Register */
  406. char res14[8];
  407. uint clabdar2; /* 0x21234 - DMA 2 Current List - Alternate Base Descriptor Address Register */
  408. char res15[4];
  409. uint nlsdar2; /* 0x2123c - DMA 2 Next List Descriptor Address Register */
  410. uint ssr2; /* 0x21240 - DMA 2 Source Stride Register */
  411. uint dsr2; /* 0x21244 - DMA 2 Destination Stride Register */
  412. char res16[56];
  413. uint mr3; /* 0x21280 - DMA 3 Mode Register */
  414. uint sr3; /* 0x21284 - DMA 3 Status Register */
  415. char res17[4];
  416. uint clndar3; /* 0x2128c - DMA 3 Current Link Descriptor Address Register */
  417. uint satr3; /* 0x21290 - DMA 3 Source Attributes Register */
  418. uint sar3; /* 0x21294 - DMA 3 Source Address Register */
  419. uint datr3; /* 0x21298 - DMA 3 Destination Attributes Register */
  420. uint dar3; /* 0x2129c - DMA 3 Destination Address Register */
  421. uint bcr3; /* 0x212a0 - DMA 3 Byte Count Register */
  422. char res18[4];
  423. uint nlndar3; /* 0x212a8 - DMA 3 Next Link Descriptor Address Register */
  424. char res19[8];
  425. uint clabdar3; /* 0x212b4 - DMA 3 Current List - Alternate Base Descriptor Address Register */
  426. char res20[4];
  427. uint nlsdar3; /* 0x212bc - DMA 3 Next List Descriptor Address Register */
  428. uint ssr3; /* 0x212c0 - DMA 3 Source Stride Register */
  429. uint dsr3; /* 0x212c4 - DMA 3 Destination Stride Register */
  430. char res21[56];
  431. uint dgsr; /* 0x21300 - DMA General Status Register */
  432. char res22[11516];
  433. } ccsr_dma_t;
  434. /*
  435. * tsec1 tsec2: 24000-26000
  436. */
  437. typedef struct ccsr_tsec {
  438. char res1[16];
  439. uint ievent; /* 0x24010 - Interrupt Event Register */
  440. uint imask; /* 0x24014 - Interrupt Mask Register */
  441. uint edis; /* 0x24018 - Error Disabled Register */
  442. char res2[4];
  443. uint ecntrl; /* 0x24020 - Ethernet Control Register */
  444. uint minflr; /* 0x24024 - Minimum Frame Length Register */
  445. uint ptv; /* 0x24028 - Pause Time Value Register */
  446. uint dmactrl; /* 0x2402c - DMA Control Register */
  447. uint tbipa; /* 0x24030 - TBI PHY Address Register */
  448. char res3[88];
  449. uint fifo_tx_thr; /* 0x2408c - FIFO transmit threshold register */
  450. char res4[8];
  451. uint fifo_tx_starve; /* 0x24098 - FIFO transmit starve register */
  452. uint fifo_tx_starve_shutoff; /* 0x2409c - FIFO transmit starve shutoff register */
  453. char res5[96];
  454. uint tctrl; /* 0x24100 - Transmit Control Register */
  455. uint tstat; /* 0x24104 - Transmit Status Register */
  456. char res6[4];
  457. uint tbdlen; /* 0x2410c - Transmit Buffer Descriptor Data Length Register */
  458. char res7[16];
  459. uint ctbptrh; /* 0x24120 - Current Transmit Buffer Descriptor Pointer High Register */
  460. uint ctbptr; /* 0x24124 - Current Transmit Buffer Descriptor Pointer Register */
  461. char res8[88];
  462. uint tbptrh; /* 0x24180 - Transmit Buffer Descriptor Pointer High Register */
  463. uint tbptr; /* 0x24184 - Transmit Buffer Descriptor Pointer Low Register */
  464. char res9[120];
  465. uint tbaseh; /* 0x24200 - Transmit Descriptor Base Address High Register */
  466. uint tbase; /* 0x24204 - Transmit Descriptor Base Address Register */
  467. char res10[168];
  468. uint ostbd; /* 0x242b0 - Out-of-Sequence Transmit Buffer Descriptor Register */
  469. uint ostbdp; /* 0x242b4 - Out-of-Sequence Transmit Data Buffer Pointer Register */
  470. uint os32tbdp; /* 0x242b8 - Out-of-Sequence 32 Bytes Transmit Data Buffer Pointer Low Register */
  471. uint os32iptrh; /* 0x242bc - Out-of-Sequence 32 Bytes Transmit Insert Pointer High Register */
  472. uint os32iptrl; /* 0x242c0 - Out-of-Sequence 32 Bytes Transmit Insert Pointer Low Register */
  473. uint os32tbdr; /* 0x242c4 - Out-of-Sequence 32 Bytes Transmit Reserved Register */
  474. uint os32iil; /* 0x242c8 - Out-of-Sequence 32 Bytes Transmit Insert Index/Length Register */
  475. char res11[52];
  476. uint rctrl; /* 0x24300 - Receive Control Register */
  477. uint rstat; /* 0x24304 - Receive Status Register */
  478. char res12[4];
  479. uint rbdlen; /* 0x2430c - RxBD Data Length Register */
  480. char res13[16];
  481. uint crbptrh; /* 0x24320 - Current Receive Buffer Descriptor Pointer High */
  482. uint crbptr; /* 0x24324 - Current Receive Buffer Descriptor Pointer */
  483. char res14[24];
  484. uint mrblr; /* 0x24340 - Maximum Receive Buffer Length Register */
  485. uint mrblr2r3; /* 0x24344 - Maximum Receive Buffer Length R2R3 Register */
  486. char res15[56];
  487. uint rbptrh; /* 0x24380 - Receive Buffer Descriptor Pointer High 0 */
  488. uint rbptr; /* 0x24384 - Receive Buffer Descriptor Pointer */
  489. uint rbptrh1; /* 0x24388 - Receive Buffer Descriptor Pointer High 1 */
  490. uint rbptrl1; /* 0x2438c - Receive Buffer Descriptor Pointer Low 1 */
  491. uint rbptrh2; /* 0x24390 - Receive Buffer Descriptor Pointer High 2 */
  492. uint rbptrl2; /* 0x24394 - Receive Buffer Descriptor Pointer Low 2 */
  493. uint rbptrh3; /* 0x24398 - Receive Buffer Descriptor Pointer High 3 */
  494. uint rbptrl3; /* 0x2439c - Receive Buffer Descriptor Pointer Low 3 */
  495. char res16[96];
  496. uint rbaseh; /* 0x24400 - Receive Descriptor Base Address High 0 */
  497. uint rbase; /* 0x24404 - Receive Descriptor Base Address */
  498. uint rbaseh1; /* 0x24408 - Receive Descriptor Base Address High 1 */
  499. uint rbasel1; /* 0x2440c - Receive Descriptor Base Address Low 1 */
  500. uint rbaseh2; /* 0x24410 - Receive Descriptor Base Address High 2 */
  501. uint rbasel2; /* 0x24414 - Receive Descriptor Base Address Low 2 */
  502. uint rbaseh3; /* 0x24418 - Receive Descriptor Base Address High 3 */
  503. uint rbasel3; /* 0x2441c - Receive Descriptor Base Address Low 3 */
  504. char res17[224];
  505. uint maccfg1; /* 0x24500 - MAC Configuration 1 Register */
  506. uint maccfg2; /* 0x24504 - MAC Configuration 2 Register */
  507. uint ipgifg; /* 0x24508 - Inter Packet Gap/Inter Frame Gap Register */
  508. uint hafdup; /* 0x2450c - Half Duplex Register */
  509. uint maxfrm; /* 0x24510 - Maximum Frame Length Register */
  510. char res18[12];
  511. uint miimcfg; /* 0x24520 - MII Management Configuration Register */
  512. uint miimcom; /* 0x24524 - MII Management Command Register */
  513. uint miimadd; /* 0x24528 - MII Management Address Register */
  514. uint miimcon; /* 0x2452c - MII Management Control Register */
  515. uint miimstat; /* 0x24530 - MII Management Status Register */
  516. uint miimind; /* 0x24534 - MII Management Indicator Register */
  517. char res19[4];
  518. uint ifstat; /* 0x2453c - Interface Status Register */
  519. uint macstnaddr1; /* 0x24540 - Station Address Part 1 Register */
  520. uint macstnaddr2; /* 0x24544 - Station Address Part 2 Register */
  521. char res20[312];
  522. uint tr64; /* 0x24680 - Transmit and Receive 64-byte Frame Counter */
  523. uint tr127; /* 0x24684 - Transmit and Receive 65-127 byte Frame Counter */
  524. uint tr255; /* 0x24688 - Transmit and Receive 128-255 byte Frame Counter */
  525. uint tr511; /* 0x2468c - Transmit and Receive 256-511 byte Frame Counter */
  526. uint tr1k; /* 0x24690 - Transmit and Receive 512-1023 byte Frame Counter */
  527. uint trmax; /* 0x24694 - Transmit and Receive 1024-1518 byte Frame Counter */
  528. uint trmgv; /* 0x24698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */
  529. uint rbyt; /* 0x2469c - Receive Byte Counter */
  530. uint rpkt; /* 0x246a0 - Receive Packet Counter */
  531. uint rfcs; /* 0x246a4 - Receive FCS Error Counter */
  532. uint rmca; /* 0x246a8 - Receive Multicast Packet Counter */
  533. uint rbca; /* 0x246ac - Receive Broadcast Packet Counter */
  534. uint rxcf; /* 0x246b0 - Receive Control Frame Packet Counter */
  535. uint rxpf; /* 0x246b4 - Receive Pause Frame Packet Counter */
  536. uint rxuo; /* 0x246b8 - Receive Unknown OP Code Counter */
  537. uint raln; /* 0x246bc - Receive Alignment Error Counter */
  538. uint rflr; /* 0x246c0 - Receive Frame Length Error Counter */
  539. uint rcde; /* 0x246c4 - Receive Code Error Counter */
  540. uint rcse; /* 0x246c8 - Receive Carrier Sense Error Counter */
  541. uint rund; /* 0x246cc - Receive Undersize Packet Counter */
  542. uint rovr; /* 0x246d0 - Receive Oversize Packet Counter */
  543. uint rfrg; /* 0x246d4 - Receive Fragments Counter */
  544. uint rjbr; /* 0x246d8 - Receive Jabber Counter */
  545. uint rdrp; /* 0x246dc - Receive Drop Counter */
  546. uint tbyt; /* 0x246e0 - Transmit Byte Counter Counter */
  547. uint tpkt; /* 0x246e4 - Transmit Packet Counter */
  548. uint tmca; /* 0x246e8 - Transmit Multicast Packet Counter */
  549. uint tbca; /* 0x246ec - Transmit Broadcast Packet Counter */
  550. uint txpf; /* 0x246f0 - Transmit Pause Control Frame Counter */
  551. uint tdfr; /* 0x246f4 - Transmit Deferral Packet Counter */
  552. uint tedf; /* 0x246f8 - Transmit Excessive Deferral Packet Counter */
  553. uint tscl; /* 0x246fc - Transmit Single Collision Packet Counter */
  554. uint tmcl; /* 0x24700 - Transmit Multiple Collision Packet Counter */
  555. uint tlcl; /* 0x24704 - Transmit Late Collision Packet Counter */
  556. uint txcl; /* 0x24708 - Transmit Excessive Collision Packet Counter */
  557. uint tncl; /* 0x2470c - Transmit Total Collision Counter */
  558. char res21[4];
  559. uint tdrp; /* 0x24714 - Transmit Drop Frame Counter */
  560. uint tjbr; /* 0x24718 - Transmit Jabber Frame Counter */
  561. uint tfcs; /* 0x2471c - Transmit FCS Error Counter */
  562. uint txcf; /* 0x24720 - Transmit Control Frame Counter */
  563. uint tovr; /* 0x24724 - Transmit Oversize Frame Counter */
  564. uint tund; /* 0x24728 - Transmit Undersize Frame Counter */
  565. uint tfrg; /* 0x2472c - Transmit Fragments Frame Counter */
  566. uint car1; /* 0x24730 - Carry Register One */
  567. uint car2; /* 0x24734 - Carry Register Two */
  568. uint cam1; /* 0x24738 - Carry Mask Register One */
  569. uint cam2; /* 0x2473c - Carry Mask Register Two */
  570. char res22[192];
  571. uint iaddr0; /* 0x24800 - Indivdual address register 0 */
  572. uint iaddr1; /* 0x24804 - Indivdual address register 1 */
  573. uint iaddr2; /* 0x24808 - Indivdual address register 2 */
  574. uint iaddr3; /* 0x2480c - Indivdual address register 3 */
  575. uint iaddr4; /* 0x24810 - Indivdual address register 4 */
  576. uint iaddr5; /* 0x24814 - Indivdual address register 5 */
  577. uint iaddr6; /* 0x24818 - Indivdual address register 6 */
  578. uint iaddr7; /* 0x2481c - Indivdual address register 7 */
  579. char res23[96];
  580. uint gaddr0; /* 0x24880 - Global address register 0 */
  581. uint gaddr1; /* 0x24884 - Global address register 1 */
  582. uint gaddr2; /* 0x24888 - Global address register 2 */
  583. uint gaddr3; /* 0x2488c - Global address register 3 */
  584. uint gaddr4; /* 0x24890 - Global address register 4 */
  585. uint gaddr5; /* 0x24894 - Global address register 5 */
  586. uint gaddr6; /* 0x24898 - Global address register 6 */
  587. uint gaddr7; /* 0x2489c - Global address register 7 */
  588. char res24[96];
  589. uint pmd0; /* 0x24900 - Pattern Match Data Register */
  590. char res25[4];
  591. uint pmask0; /* 0x24908 - Pattern Mask Register */
  592. char res26[4];
  593. uint pcntrl0; /* 0x24910 - Pattern Match Control Register */
  594. char res27[4];
  595. uint pattrb0; /* 0x24918 - Pattern Match Attributes Register */
  596. uint pattrbeli0; /* 0x2491c - Pattern Match Attributes Extract Length and Extract Index Register */
  597. uint pmd1; /* 0x24920 - Pattern Match Data Register */
  598. char res28[4];
  599. uint pmask1; /* 0x24928 - Pattern Mask Register */
  600. char res29[4];
  601. uint pcntrl1; /* 0x24930 - Pattern Match Control Register */
  602. char res30[4];
  603. uint pattrb1; /* 0x24938 - Pattern Match Attributes Register */
  604. uint pattrbeli1; /* 0x2493c - Pattern Match Attributes Extract Length and Extract Index Register */
  605. uint pmd2; /* 0x24940 - Pattern Match Data Register */
  606. char res31[4];
  607. uint pmask2; /* 0x24948 - Pattern Mask Register */
  608. char res32[4];
  609. uint pcntrl2; /* 0x24950 - Pattern Match Control Register */
  610. char res33[4];
  611. uint pattrb2; /* 0x24958 - Pattern Match Attributes Register */
  612. uint pattrbeli2; /* 0x2495c - Pattern Match Attributes Extract Length and Extract Index Register */
  613. uint pmd3; /* 0x24960 - Pattern Match Data Register */
  614. char res34[4];
  615. uint pmask3; /* 0x24968 - Pattern Mask Register */
  616. char res35[4];
  617. uint pcntrl3; /* 0x24970 - Pattern Match Control Register */
  618. char res36[4];
  619. uint pattrb3; /* 0x24978 - Pattern Match Attributes Register */
  620. uint pattrbeli3; /* 0x2497c - Pattern Match Attributes Extract Length and Extract Index Register */
  621. uint pmd4; /* 0x24980 - Pattern Match Data Register */
  622. char res37[4];
  623. uint pmask4; /* 0x24988 - Pattern Mask Register */
  624. char res38[4];
  625. uint pcntrl4; /* 0x24990 - Pattern Match Control Register */
  626. char res39[4];
  627. uint pattrb4; /* 0x24998 - Pattern Match Attributes Register */
  628. uint pattrbeli4; /* 0x2499c - Pattern Match Attributes Extract Length and Extract Index Register */
  629. uint pmd5; /* 0x249a0 - Pattern Match Data Register */
  630. char res40[4];
  631. uint pmask5; /* 0x249a8 - Pattern Mask Register */
  632. char res41[4];
  633. uint pcntrl5; /* 0x249b0 - Pattern Match Control Register */
  634. char res42[4];
  635. uint pattrb5; /* 0x249b8 - Pattern Match Attributes Register */
  636. uint pattrbeli5; /* 0x249bc - Pattern Match Attributes Extract Length and Extract Index Register */
  637. uint pmd6; /* 0x249c0 - Pattern Match Data Register */
  638. char res43[4];
  639. uint pmask6; /* 0x249c8 - Pattern Mask Register */
  640. char res44[4];
  641. uint pcntrl6; /* 0x249d0 - Pattern Match Control Register */
  642. char res45[4];
  643. uint pattrb6; /* 0x249d8 - Pattern Match Attributes Register */
  644. uint pattrbeli6; /* 0x249dc - Pattern Match Attributes Extract Length and Extract Index Register */
  645. uint pmd7; /* 0x249e0 - Pattern Match Data Register */
  646. char res46[4];
  647. uint pmask7; /* 0x249e8 - Pattern Mask Register */
  648. char res47[4];
  649. uint pcntrl7; /* 0x249f0 - Pattern Match Control Register */
  650. char res48[4];
  651. uint pattrb7; /* 0x249f8 - Pattern Match Attributes Register */
  652. uint pattrbeli7; /* 0x249fc - Pattern Match Attributes Extract Length and Extract Index Register */
  653. uint pmd8; /* 0x24a00 - Pattern Match Data Register */
  654. char res49[4];
  655. uint pmask8; /* 0x24a08 - Pattern Mask Register */
  656. char res50[4];
  657. uint pcntrl8; /* 0x24a10 - Pattern Match Control Register */
  658. char res51[4];
  659. uint pattrb8; /* 0x24a18 - Pattern Match Attributes Register */
  660. uint pattrbeli8; /* 0x24a1c - Pattern Match Attributes Extract Length and Extract Index Register */
  661. uint pmd9; /* 0x24a20 - Pattern Match Data Register */
  662. char res52[4];
  663. uint pmask9; /* 0x24a28 - Pattern Mask Register */
  664. char res53[4];
  665. uint pcntrl9; /* 0x24a30 - Pattern Match Control Register */
  666. char res54[4];
  667. uint pattrb9; /* 0x24a38 - Pattern Match Attributes Register */
  668. uint pattrbeli9; /* 0x24a3c - Pattern Match Attributes Extract Length and Extract Index Register */
  669. uint pmd10; /* 0x24a40 - Pattern Match Data Register */
  670. char res55[4];
  671. uint pmask10; /* 0x24a48 - Pattern Mask Register */
  672. char res56[4];
  673. uint pcntrl10; /* 0x24a50 - Pattern Match Control Register */
  674. char res57[4];
  675. uint pattrb10; /* 0x24a58 - Pattern Match Attributes Register */
  676. uint pattrbeli10; /* 0x24a5c - Pattern Match Attributes Extract Length and Extract Index Register */
  677. uint pmd11; /* 0x24a60 - Pattern Match Data Register */
  678. char res58[4];
  679. uint pmask11; /* 0x24a68 - Pattern Mask Register */
  680. char res59[4];
  681. uint pcntrl11; /* 0x24a70 - Pattern Match Control Register */
  682. char res60[4];
  683. uint pattrb11; /* 0x24a78 - Pattern Match Attributes Register */
  684. uint pattrbeli11; /* 0x24a7c - Pattern Match Attributes Extract Length and Extract Index Register */
  685. uint pmd12; /* 0x24a80 - Pattern Match Data Register */
  686. char res61[4];
  687. uint pmask12; /* 0x24a88 - Pattern Mask Register */
  688. char res62[4];
  689. uint pcntrl12; /* 0x24a90 - Pattern Match Control Register */
  690. char res63[4];
  691. uint pattrb12; /* 0x24a98 - Pattern Match Attributes Register */
  692. uint pattrbeli12; /* 0x24a9c - Pattern Match Attributes Extract Length and Extract Index Register */
  693. uint pmd13; /* 0x24aa0 - Pattern Match Data Register */
  694. char res64[4];
  695. uint pmask13; /* 0x24aa8 - Pattern Mask Register */
  696. char res65[4];
  697. uint pcntrl13; /* 0x24ab0 - Pattern Match Control Register */
  698. char res66[4];
  699. uint pattrb13; /* 0x24ab8 - Pattern Match Attributes Register */
  700. uint pattrbeli13; /* 0x24abc - Pattern Match Attributes Extract Length and Extract Index Register */
  701. uint pmd14; /* 0x24ac0 - Pattern Match Data Register */
  702. char res67[4];
  703. uint pmask14; /* 0x24ac8 - Pattern Mask Register */
  704. char res68[4];
  705. uint pcntrl14; /* 0x24ad0 - Pattern Match Control Register */
  706. char res69[4];
  707. uint pattrb14; /* 0x24ad8 - Pattern Match Attributes Register */
  708. uint pattrbeli14; /* 0x24adc - Pattern Match Attributes Extract Length and Extract Index Register */
  709. uint pmd15; /* 0x24ae0 - Pattern Match Data Register */
  710. char res70[4];
  711. uint pmask15; /* 0x24ae8 - Pattern Mask Register */
  712. char res71[4];
  713. uint pcntrl15; /* 0x24af0 - Pattern Match Control Register */
  714. char res72[4];
  715. uint pattrb15; /* 0x24af8 - Pattern Match Attributes Register */
  716. uint pattrbeli15; /* 0x24afc - Pattern Match Attributes Extract Length and Extract Index Register */
  717. char res73[248];
  718. uint attr; /* 0x24bf8 - Attributes Register */
  719. uint attreli; /* 0x24bfc - Attributes Extract Length and Extract Index Register */
  720. char res74[1024];
  721. } ccsr_tsec_t;
  722. /*
  723. * PIC Registers(0x4_0000-0x8_0000)
  724. */
  725. typedef struct ccsr_pic {
  726. char res1[64]; /* 0x40000 */
  727. uint ipidr0; /* 0x40040 - Interprocessor Interrupt Dispatch Register 0 */
  728. char res2[12];
  729. uint ipidr1; /* 0x40050 - Interprocessor Interrupt Dispatch Register 1 */
  730. char res3[12];
  731. uint ipidr2; /* 0x40060 - Interprocessor Interrupt Dispatch Register 2 */
  732. char res4[12];
  733. uint ipidr3; /* 0x40070 - Interprocessor Interrupt Dispatch Register 3 */
  734. char res5[12];
  735. uint ctpr; /* 0x40080 - Current Task Priority Register */
  736. char res6[12];
  737. uint whoami; /* 0x40090 - Who Am I Register */
  738. char res7[12];
  739. uint iack; /* 0x400a0 - Interrupt Acknowledge Register */
  740. char res8[12];
  741. uint eoi; /* 0x400b0 - End Of Interrupt Register */
  742. char res9[3916];
  743. uint frr; /* 0x41000 - Feature Reporting Register */
  744. char res10[28];
  745. uint gcr; /* 0x41020 - Global Configuration Register */
  746. #define MPC85xx_PICGCR_RST 0x80000000
  747. #define MPC85xx_PICGCR_M 0x20000000
  748. char res11[92];
  749. uint vir; /* 0x41080 - Vendor Identification Register */
  750. char res12[12];
  751. uint pir; /* 0x41090 - Processor Initialization Register */
  752. char res13[12];
  753. uint ipivpr0; /* 0x410a0 - IPI Vector/Priority Register 0 */
  754. char res14[12];
  755. uint ipivpr1; /* 0x410b0 - IPI Vector/Priority Register 1 */
  756. char res15[12];
  757. uint ipivpr2; /* 0x410c0 - IPI Vector/Priority Register 2 */
  758. char res16[12];
  759. uint ipivpr3; /* 0x410d0 - IPI Vector/Priority Register 3 */
  760. char res17[12];
  761. uint svr; /* 0x410e0 - Spurious Vector Register */
  762. char res18[12];
  763. uint tfrr; /* 0x410f0 - Timer Frequency Reporting Register */
  764. char res19[12];
  765. uint gtccr0; /* 0x41100 - Global Timer Current Count Register 0 */
  766. char res20[12];
  767. uint gtbcr0; /* 0x41110 - Global Timer Base Count Register 0 */
  768. char res21[12];
  769. uint gtvpr0; /* 0x41120 - Global Timer Vector/Priority Register 0 */
  770. char res22[12];
  771. uint gtdr0; /* 0x41130 - Global Timer Destination Register 0 */
  772. char res23[12];
  773. uint gtccr1; /* 0x41140 - Global Timer Current Count Register 1 */
  774. char res24[12];
  775. uint gtbcr1; /* 0x41150 - Global Timer Base Count Register 1 */
  776. char res25[12];
  777. uint gtvpr1; /* 0x41160 - Global Timer Vector/Priority Register 1 */
  778. char res26[12];
  779. uint gtdr1; /* 0x41170 - Global Timer Destination Register 1 */
  780. char res27[12];
  781. uint gtccr2; /* 0x41180 - Global Timer Current Count Register 2 */
  782. char res28[12];
  783. uint gtbcr2; /* 0x41190 - Global Timer Base Count Register 2 */
  784. char res29[12];
  785. uint gtvpr2; /* 0x411a0 - Global Timer Vector/Priority Register 2 */
  786. char res30[12];
  787. uint gtdr2; /* 0x411b0 - Global Timer Destination Register 2 */
  788. char res31[12];
  789. uint gtccr3; /* 0x411c0 - Global Timer Current Count Register 3 */
  790. char res32[12];
  791. uint gtbcr3; /* 0x411d0 - Global Timer Base Count Register 3 */
  792. char res33[12];
  793. uint gtvpr3; /* 0x411e0 - Global Timer Vector/Priority Register 3 */
  794. char res34[12];
  795. uint gtdr3; /* 0x411f0 - Global Timer Destination Register 3 */
  796. char res35[268];
  797. uint tcr; /* 0x41300 - Timer Control Register */
  798. char res36[12];
  799. uint irqsr0; /* 0x41310 - IRQ_OUT Summary Register 0 */
  800. char res37[12];
  801. uint irqsr1; /* 0x41320 - IRQ_OUT Summary Register 1 */
  802. char res38[12];
  803. uint cisr0; /* 0x41330 - Critical Interrupt Summary Register 0 */
  804. char res39[12];
  805. uint cisr1; /* 0x41340 - Critical Interrupt Summary Register 1 */
  806. char res40[188];
  807. uint msgr0; /* 0x41400 - Message Register 0 */
  808. char res41[12];
  809. uint msgr1; /* 0x41410 - Message Register 1 */
  810. char res42[12];
  811. uint msgr2; /* 0x41420 - Message Register 2 */
  812. char res43[12];
  813. uint msgr3; /* 0x41430 - Message Register 3 */
  814. char res44[204];
  815. uint mer; /* 0x41500 - Message Enable Register */
  816. char res45[12];
  817. uint msr; /* 0x41510 - Message Status Register */
  818. char res46[60140];
  819. uint eivpr0; /* 0x50000 - External Interrupt Vector/Priority Register 0 */
  820. char res47[12];
  821. uint eidr0; /* 0x50010 - External Interrupt Destination Register 0 */
  822. char res48[12];
  823. uint eivpr1; /* 0x50020 - External Interrupt Vector/Priority Register 1 */
  824. char res49[12];
  825. uint eidr1; /* 0x50030 - External Interrupt Destination Register 1 */
  826. char res50[12];
  827. uint eivpr2; /* 0x50040 - External Interrupt Vector/Priority Register 2 */
  828. char res51[12];
  829. uint eidr2; /* 0x50050 - External Interrupt Destination Register 2 */
  830. char res52[12];
  831. uint eivpr3; /* 0x50060 - External Interrupt Vector/Priority Register 3 */
  832. char res53[12];
  833. uint eidr3; /* 0x50070 - External Interrupt Destination Register 3 */
  834. char res54[12];
  835. uint eivpr4; /* 0x50080 - External Interrupt Vector/Priority Register 4 */
  836. char res55[12];
  837. uint eidr4; /* 0x50090 - External Interrupt Destination Register 4 */
  838. char res56[12];
  839. uint eivpr5; /* 0x500a0 - External Interrupt Vector/Priority Register 5 */
  840. char res57[12];
  841. uint eidr5; /* 0x500b0 - External Interrupt Destination Register 5 */
  842. char res58[12];
  843. uint eivpr6; /* 0x500c0 - External Interrupt Vector/Priority Register 6 */
  844. char res59[12];
  845. uint eidr6; /* 0x500d0 - External Interrupt Destination Register 6 */
  846. char res60[12];
  847. uint eivpr7; /* 0x500e0 - External Interrupt Vector/Priority Register 7 */
  848. char res61[12];
  849. uint eidr7; /* 0x500f0 - External Interrupt Destination Register 7 */
  850. char res62[12];
  851. uint eivpr8; /* 0x50100 - External Interrupt Vector/Priority Register 8 */
  852. char res63[12];
  853. uint eidr8; /* 0x50110 - External Interrupt Destination Register 8 */
  854. char res64[12];
  855. uint eivpr9; /* 0x50120 - External Interrupt Vector/Priority Register 9 */
  856. char res65[12];
  857. uint eidr9; /* 0x50130 - External Interrupt Destination Register 9 */
  858. char res66[12];
  859. uint eivpr10; /* 0x50140 - External Interrupt Vector/Priority Register 10 */
  860. char res67[12];
  861. uint eidr10; /* 0x50150 - External Interrupt Destination Register 10 */
  862. char res68[12];
  863. uint eivpr11; /* 0x50160 - External Interrupt Vector/Priority Register 11 */
  864. char res69[12];
  865. uint eidr11; /* 0x50170 - External Interrupt Destination Register 11 */
  866. char res70[140];
  867. uint iivpr0; /* 0x50200 - Internal Interrupt Vector/Priority Register 0 */
  868. char res71[12];
  869. uint iidr0; /* 0x50210 - Internal Interrupt Destination Register 0 */
  870. char res72[12];
  871. uint iivpr1; /* 0x50220 - Internal Interrupt Vector/Priority Register 1 */
  872. char res73[12];
  873. uint iidr1; /* 0x50230 - Internal Interrupt Destination Register 1 */
  874. char res74[12];
  875. uint iivpr2; /* 0x50240 - Internal Interrupt Vector/Priority Register 2 */
  876. char res75[12];
  877. uint iidr2; /* 0x50250 - Internal Interrupt Destination Register 2 */
  878. char res76[12];
  879. uint iivpr3; /* 0x50260 - Internal Interrupt Vector/Priority Register 3 */
  880. char res77[12];
  881. uint iidr3; /* 0x50270 - Internal Interrupt Destination Register 3 */
  882. char res78[12];
  883. uint iivpr4; /* 0x50280 - Internal Interrupt Vector/Priority Register 4 */
  884. char res79[12];
  885. uint iidr4; /* 0x50290 - Internal Interrupt Destination Register 4 */
  886. char res80[12];
  887. uint iivpr5; /* 0x502a0 - Internal Interrupt Vector/Priority Register 5 */
  888. char res81[12];
  889. uint iidr5; /* 0x502b0 - Internal Interrupt Destination Register 5 */
  890. char res82[12];
  891. uint iivpr6; /* 0x502c0 - Internal Interrupt Vector/Priority Register 6 */
  892. char res83[12];
  893. uint iidr6; /* 0x502d0 - Internal Interrupt Destination Register 6 */
  894. char res84[12];
  895. uint iivpr7; /* 0x502e0 - Internal Interrupt Vector/Priority Register 7 */
  896. char res85[12];
  897. uint iidr7; /* 0x502f0 - Internal Interrupt Destination Register 7 */
  898. char res86[12];
  899. uint iivpr8; /* 0x50300 - Internal Interrupt Vector/Priority Register 8 */
  900. char res87[12];
  901. uint iidr8; /* 0x50310 - Internal Interrupt Destination Register 8 */
  902. char res88[12];
  903. uint iivpr9; /* 0x50320 - Internal Interrupt Vector/Priority Register 9 */
  904. char res89[12];
  905. uint iidr9; /* 0x50330 - Internal Interrupt Destination Register 9 */
  906. char res90[12];
  907. uint iivpr10; /* 0x50340 - Internal Interrupt Vector/Priority Register 10 */
  908. char res91[12];
  909. uint iidr10; /* 0x50350 - Internal Interrupt Destination Register 10 */
  910. char res92[12];
  911. uint iivpr11; /* 0x50360 - Internal Interrupt Vector/Priority Register 11 */
  912. char res93[12];
  913. uint iidr11; /* 0x50370 - Internal Interrupt Destination Register 11 */
  914. char res94[12];
  915. uint iivpr12; /* 0x50380 - Internal Interrupt Vector/Priority Register 12 */
  916. char res95[12];
  917. uint iidr12; /* 0x50390 - Internal Interrupt Destination Register 12 */
  918. char res96[12];
  919. uint iivpr13; /* 0x503a0 - Internal Interrupt Vector/Priority Register 13 */
  920. char res97[12];
  921. uint iidr13; /* 0x503b0 - Internal Interrupt Destination Register 13 */
  922. char res98[12];
  923. uint iivpr14; /* 0x503c0 - Internal Interrupt Vector/Priority Register 14 */
  924. char res99[12];
  925. uint iidr14; /* 0x503d0 - Internal Interrupt Destination Register 14 */
  926. char res100[12];
  927. uint iivpr15; /* 0x503e0 - Internal Interrupt Vector/Priority Register 15 */
  928. char res101[12];
  929. uint iidr15; /* 0x503f0 - Internal Interrupt Destination Register 15 */
  930. char res102[12];
  931. uint iivpr16; /* 0x50400 - Internal Interrupt Vector/Priority Register 16 */
  932. char res103[12];
  933. uint iidr16; /* 0x50410 - Internal Interrupt Destination Register 16 */
  934. char res104[12];
  935. uint iivpr17; /* 0x50420 - Internal Interrupt Vector/Priority Register 17 */
  936. char res105[12];
  937. uint iidr17; /* 0x50430 - Internal Interrupt Destination Register 17 */
  938. char res106[12];
  939. uint iivpr18; /* 0x50440 - Internal Interrupt Vector/Priority Register 18 */
  940. char res107[12];
  941. uint iidr18; /* 0x50450 - Internal Interrupt Destination Register 18 */
  942. char res108[12];
  943. uint iivpr19; /* 0x50460 - Internal Interrupt Vector/Priority Register 19 */
  944. char res109[12];
  945. uint iidr19; /* 0x50470 - Internal Interrupt Destination Register 19 */
  946. char res110[12];
  947. uint iivpr20; /* 0x50480 - Internal Interrupt Vector/Priority Register 20 */
  948. char res111[12];
  949. uint iidr20; /* 0x50490 - Internal Interrupt Destination Register 20 */
  950. char res112[12];
  951. uint iivpr21; /* 0x504a0 - Internal Interrupt Vector/Priority Register 21 */
  952. char res113[12];
  953. uint iidr21; /* 0x504b0 - Internal Interrupt Destination Register 21 */
  954. char res114[12];
  955. uint iivpr22; /* 0x504c0 - Internal Interrupt Vector/Priority Register 22 */
  956. char res115[12];
  957. uint iidr22; /* 0x504d0 - Internal Interrupt Destination Register 22 */
  958. char res116[12];
  959. uint iivpr23; /* 0x504e0 - Internal Interrupt Vector/Priority Register 23 */
  960. char res117[12];
  961. uint iidr23; /* 0x504f0 - Internal Interrupt Destination Register 23 */
  962. char res118[12];
  963. uint iivpr24; /* 0x50500 - Internal Interrupt Vector/Priority Register 24 */
  964. char res119[12];
  965. uint iidr24; /* 0x50510 - Internal Interrupt Destination Register 24 */
  966. char res120[12];
  967. uint iivpr25; /* 0x50520 - Internal Interrupt Vector/Priority Register 25 */
  968. char res121[12];
  969. uint iidr25; /* 0x50530 - Internal Interrupt Destination Register 25 */
  970. char res122[12];
  971. uint iivpr26; /* 0x50540 - Internal Interrupt Vector/Priority Register 26 */
  972. char res123[12];
  973. uint iidr26; /* 0x50550 - Internal Interrupt Destination Register 26 */
  974. char res124[12];
  975. uint iivpr27; /* 0x50560 - Internal Interrupt Vector/Priority Register 27 */
  976. char res125[12];
  977. uint iidr27; /* 0x50570 - Internal Interrupt Destination Register 27 */
  978. char res126[12];
  979. uint iivpr28; /* 0x50580 - Internal Interrupt Vector/Priority Register 28 */
  980. char res127[12];
  981. uint iidr28; /* 0x50590 - Internal Interrupt Destination Register 28 */
  982. char res128[12];
  983. uint iivpr29; /* 0x505a0 - Internal Interrupt Vector/Priority Register 29 */
  984. char res129[12];
  985. uint iidr29; /* 0x505b0 - Internal Interrupt Destination Register 29 */
  986. char res130[12];
  987. uint iivpr30; /* 0x505c0 - Internal Interrupt Vector/Priority Register 30 */
  988. char res131[12];
  989. uint iidr30; /* 0x505d0 - Internal Interrupt Destination Register 30 */
  990. char res132[12];
  991. uint iivpr31; /* 0x505e0 - Internal Interrupt Vector/Priority Register 31 */
  992. char res133[12];
  993. uint iidr31; /* 0x505f0 - Internal Interrupt Destination Register 31 */
  994. char res134[4108];
  995. uint mivpr0; /* 0x51600 - Messaging Interrupt Vector/Priority Register 0 */
  996. char res135[12];
  997. uint midr0; /* 0x51610 - Messaging Interrupt Destination Register 0 */
  998. char res136[12];
  999. uint mivpr1; /* 0x51620 - Messaging Interrupt Vector/Priority Register 1 */
  1000. char res137[12];
  1001. uint midr1; /* 0x51630 - Messaging Interrupt Destination Register 1 */
  1002. char res138[12];
  1003. uint mivpr2; /* 0x51640 - Messaging Interrupt Vector/Priority Register 2 */
  1004. char res139[12];
  1005. uint midr2; /* 0x51650 - Messaging Interrupt Destination Register 2 */
  1006. char res140[12];
  1007. uint mivpr3; /* 0x51660 - Messaging Interrupt Vector/Priority Register 3 */
  1008. char res141[12];
  1009. uint midr3; /* 0x51670 - Messaging Interrupt Destination Register 3 */
  1010. char res142[59852];
  1011. uint ipi0dr0; /* 0x60040 - Processor 0 Interprocessor Interrupt Dispatch Register 0 */
  1012. char res143[12];
  1013. uint ipi0dr1; /* 0x60050 - Processor 0 Interprocessor Interrupt Dispatch Register 1 */
  1014. char res144[12];
  1015. uint ipi0dr2; /* 0x60060 - Processor 0 Interprocessor Interrupt Dispatch Register 2 */
  1016. char res145[12];
  1017. uint ipi0dr3; /* 0x60070 - Processor 0 Interprocessor Interrupt Dispatch Register 3 */
  1018. char res146[12];
  1019. uint ctpr0; /* 0x60080 - Current Task Priority Register for Processor 0 */
  1020. char res147[12];
  1021. uint whoami0; /* 0x60090 - Who Am I Register for Processor 0 */
  1022. char res148[12];
  1023. uint iack0; /* 0x600a0 - Interrupt Acknowledge Register for Processor 0 */
  1024. char res149[12];
  1025. uint eoi0; /* 0x600b0 - End Of Interrupt Register for Processor 0 */
  1026. char res150[130892];
  1027. } ccsr_pic_t;
  1028. /*
  1029. * CPM Block(0x8_0000-0xc_0000)
  1030. */
  1031. #ifndef CONFIG_CPM2
  1032. typedef struct ccsr_cpm {
  1033. char res[262144];
  1034. } ccsr_cpm_t;
  1035. #else
  1036. /*
  1037. * 0x8000-0x8ffff:DPARM
  1038. * 0x9000-0x90bff: General SIU
  1039. */
  1040. typedef struct ccsr_cpm_siu {
  1041. char res1[80];
  1042. uint smaer;
  1043. uint smser;
  1044. uint smevr;
  1045. char res2[4];
  1046. uint lmaer;
  1047. uint lmser;
  1048. uint lmevr;
  1049. char res3[2964];
  1050. } ccsr_cpm_siu_t;
  1051. /* 0x90c00-0x90cff: Interrupt Controller */
  1052. typedef struct ccsr_cpm_intctl {
  1053. ushort sicr;
  1054. char res1[2];
  1055. uint sivec;
  1056. uint sipnrh;
  1057. uint sipnrl;
  1058. uint siprr;
  1059. uint scprrh;
  1060. uint scprrl;
  1061. uint simrh;
  1062. uint simrl;
  1063. uint siexr;
  1064. char res2[88];
  1065. uint sccr;
  1066. char res3[124];
  1067. } ccsr_cpm_intctl_t;
  1068. /* 0x90d00-0x90d7f: input/output port */
  1069. typedef struct ccsr_cpm_iop {
  1070. uint pdira;
  1071. uint ppara;
  1072. uint psora;
  1073. uint podra;
  1074. uint pdata;
  1075. char res1[12];
  1076. uint pdirb;
  1077. uint pparb;
  1078. uint psorb;
  1079. uint podrb;
  1080. uint pdatb;
  1081. char res2[12];
  1082. uint pdirc;
  1083. uint pparc;
  1084. uint psorc;
  1085. uint podrc;
  1086. uint pdatc;
  1087. char res3[12];
  1088. uint pdird;
  1089. uint ppard;
  1090. uint psord;
  1091. uint podrd;
  1092. uint pdatd;
  1093. char res4[12];
  1094. } ccsr_cpm_iop_t;
  1095. /* 0x90d80-0x91017: CPM timers */
  1096. typedef struct ccsr_cpm_timer {
  1097. u_char tgcr1;
  1098. char res1[3];
  1099. u_char tgcr2;
  1100. char res2[11];
  1101. ushort tmr1;
  1102. ushort tmr2;
  1103. ushort trr1;
  1104. ushort trr2;
  1105. ushort tcr1;
  1106. ushort tcr2;
  1107. ushort tcn1;
  1108. ushort tcn2;
  1109. ushort tmr3;
  1110. ushort tmr4;
  1111. ushort trr3;
  1112. ushort trr4;
  1113. ushort tcr3;
  1114. ushort tcr4;
  1115. ushort tcn3;
  1116. ushort tcn4;
  1117. ushort ter1;
  1118. ushort ter2;
  1119. ushort ter3;
  1120. ushort ter4;
  1121. char res3[608];
  1122. } ccsr_cpm_timer_t;
  1123. /* 0x91018-0x912ff: SDMA */
  1124. typedef struct ccsr_cpm_sdma {
  1125. uchar sdsr;
  1126. char res1[3];
  1127. uchar sdmr;
  1128. char res2[739];
  1129. } ccsr_cpm_sdma_t;
  1130. /* 0x91300-0x9131f: FCC1 */
  1131. typedef struct ccsr_cpm_fcc1 {
  1132. uint gfmr;
  1133. uint fpsmr;
  1134. ushort ftodr;
  1135. char res1[2];
  1136. ushort fdsr;
  1137. char res2[2];
  1138. ushort fcce;
  1139. char res3[2];
  1140. ushort fccm;
  1141. char res4[2];
  1142. u_char fccs;
  1143. char res5[3];
  1144. u_char ftirr_phy[4];
  1145. } ccsr_cpm_fcc1_t;
  1146. /* 0x91320-0x9133f: FCC2 */
  1147. typedef struct ccsr_cpm_fcc2 {
  1148. uint gfmr;
  1149. uint fpsmr;
  1150. ushort ftodr;
  1151. char res1[2];
  1152. ushort fdsr;
  1153. char res2[2];
  1154. ushort fcce;
  1155. char res3[2];
  1156. ushort fccm;
  1157. char res4[2];
  1158. u_char fccs;
  1159. char res5[3];
  1160. u_char ftirr_phy[4];
  1161. } ccsr_cpm_fcc2_t;
  1162. /* 0x91340-0x9137f: FCC3 */
  1163. typedef struct ccsr_cpm_fcc3 {
  1164. uint gfmr;
  1165. uint fpsmr;
  1166. ushort ftodr;
  1167. char res1[2];
  1168. ushort fdsr;
  1169. char res2[2];
  1170. ushort fcce;
  1171. char res3[2];
  1172. ushort fccm;
  1173. char res4[2];
  1174. u_char fccs;
  1175. char res5[3];
  1176. char res[36];
  1177. } ccsr_cpm_fcc3_t;
  1178. /* 0x91380-0x9139f: FCC1 extended */
  1179. typedef struct ccsr_cpm_fcc1_ext {
  1180. uint firper;
  1181. uint firer;
  1182. uint firsr_h;
  1183. uint firsr_l;
  1184. u_char gfemr;
  1185. char res[15];
  1186. } ccsr_cpm_fcc1_ext_t;
  1187. /* 0x913a0-0x913cf: FCC2 extended */
  1188. typedef struct ccsr_cpm_fcc2_ext {
  1189. uint firper;
  1190. uint firer;
  1191. uint firsr_h;
  1192. uint firsr_l;
  1193. u_char gfemr;
  1194. char res[31];
  1195. } ccsr_cpm_fcc2_ext_t;
  1196. /* 0x913d0-0x913ff: FCC3 extended */
  1197. typedef struct ccsr_cpm_fcc3_ext {
  1198. u_char gfemr;
  1199. char res[47];
  1200. } ccsr_cpm_fcc3_ext_t;
  1201. /* 0x91400-0x915ef: TC layers */
  1202. typedef struct ccsr_cpm_tmp1 {
  1203. char res[496];
  1204. } ccsr_cpm_tmp1_t;
  1205. /* 0x915f0-0x9185f: BRGs:5,6,7,8 */
  1206. typedef struct ccsr_cpm_brg2 {
  1207. uint brgc5;
  1208. uint brgc6;
  1209. uint brgc7;
  1210. uint brgc8;
  1211. char res[608];
  1212. } ccsr_cpm_brg2_t;
  1213. /* 0x91860-0x919bf: I2C */
  1214. typedef struct ccsr_cpm_i2c {
  1215. u_char i2mod;
  1216. char res1[3];
  1217. u_char i2add;
  1218. char res2[3];
  1219. u_char i2brg;
  1220. char res3[3];
  1221. u_char i2com;
  1222. char res4[3];
  1223. u_char i2cer;
  1224. char res5[3];
  1225. u_char i2cmr;
  1226. char res6[331];
  1227. } ccsr_cpm_i2c_t;
  1228. /* 0x919c0-0x919ef: CPM core */
  1229. typedef struct ccsr_cpm_cp {
  1230. uint cpcr;
  1231. uint rccr;
  1232. char res1[14];
  1233. ushort rter;
  1234. char res2[2];
  1235. ushort rtmr;
  1236. ushort rtscr;
  1237. char res3[2];
  1238. uint rtsr;
  1239. char res4[12];
  1240. } ccsr_cpm_cp_t;
  1241. /* 0x919f0-0x919ff: BRGs:1,2,3,4 */
  1242. typedef struct ccsr_cpm_brg1 {
  1243. uint brgc1;
  1244. uint brgc2;
  1245. uint brgc3;
  1246. uint brgc4;
  1247. } ccsr_cpm_brg1_t;
  1248. /* 0x91a00-0x91a9f: SCC1-SCC4 */
  1249. typedef struct ccsr_cpm_scc {
  1250. uint gsmrl;
  1251. uint gsmrh;
  1252. ushort psmr;
  1253. char res1[2];
  1254. ushort todr;
  1255. ushort dsr;
  1256. ushort scce;
  1257. char res2[2];
  1258. ushort sccm;
  1259. char res3;
  1260. u_char sccs;
  1261. char res4[8];
  1262. } ccsr_cpm_scc_t;
  1263. /* 0x91a80-0x91a9f */
  1264. typedef struct ccsr_cpm_tmp2 {
  1265. char res[32];
  1266. } ccsr_cpm_tmp2_t;
  1267. /* 0x91aa0-0x91aff: SPI */
  1268. typedef struct ccsr_cpm_spi {
  1269. ushort spmode;
  1270. char res1[4];
  1271. u_char spie;
  1272. char res2[3];
  1273. u_char spim;
  1274. char res3[2];
  1275. u_char spcom;
  1276. char res4[82];
  1277. } ccsr_cpm_spi_t;
  1278. /* 0x91b00-0x91b1f: CPM MUX */
  1279. typedef struct ccsr_cpm_mux {
  1280. u_char cmxsi1cr;
  1281. char res1;
  1282. u_char cmxsi2cr;
  1283. char res2;
  1284. uint cmxfcr;
  1285. uint cmxscr;
  1286. char res3[2];
  1287. ushort cmxuar;
  1288. char res4[16];
  1289. } ccsr_cpm_mux_t;
  1290. /* 0x91b20-0xbffff: SI,MCC,etc */
  1291. typedef struct ccsr_cpm_tmp3 {
  1292. char res[58592];
  1293. } ccsr_cpm_tmp3_t;
  1294. typedef struct ccsr_cpm_iram {
  1295. unsigned long iram[8192];
  1296. char res[98304];
  1297. } ccsr_cpm_iram_t;
  1298. typedef struct ccsr_cpm {
  1299. /* Some references are into the unique and known dpram spaces,
  1300. * others are from the generic base.
  1301. */
  1302. #define im_dprambase im_dpram1
  1303. u_char im_dpram1[16*1024];
  1304. char res1[16*1024];
  1305. u_char im_dpram2[16*1024];
  1306. char res2[16*1024];
  1307. ccsr_cpm_siu_t im_cpm_siu; /* SIU Configuration */
  1308. ccsr_cpm_intctl_t im_cpm_intctl; /* Interrupt Controller */
  1309. ccsr_cpm_iop_t im_cpm_iop; /* IO Port control/status */
  1310. ccsr_cpm_timer_t im_cpm_timer; /* CPM timers */
  1311. ccsr_cpm_sdma_t im_cpm_sdma; /* SDMA control/status */
  1312. ccsr_cpm_fcc1_t im_cpm_fcc1;
  1313. ccsr_cpm_fcc2_t im_cpm_fcc2;
  1314. ccsr_cpm_fcc3_t im_cpm_fcc3;
  1315. ccsr_cpm_fcc1_ext_t im_cpm_fcc1_ext;
  1316. ccsr_cpm_fcc2_ext_t im_cpm_fcc2_ext;
  1317. ccsr_cpm_fcc3_ext_t im_cpm_fcc3_ext;
  1318. ccsr_cpm_tmp1_t im_cpm_tmp1;
  1319. ccsr_cpm_brg2_t im_cpm_brg2;
  1320. ccsr_cpm_i2c_t im_cpm_i2c;
  1321. ccsr_cpm_cp_t im_cpm_cp;
  1322. ccsr_cpm_brg1_t im_cpm_brg1;
  1323. ccsr_cpm_scc_t im_cpm_scc[4];
  1324. ccsr_cpm_tmp2_t im_cpm_tmp2;
  1325. ccsr_cpm_spi_t im_cpm_spi;
  1326. ccsr_cpm_mux_t im_cpm_mux;
  1327. ccsr_cpm_tmp3_t im_cpm_tmp3;
  1328. ccsr_cpm_iram_t im_cpm_iram;
  1329. } ccsr_cpm_t;
  1330. #endif
  1331. /*
  1332. * RapidIO Registers(0xc_0000-0xe_0000)
  1333. */
  1334. typedef struct ccsr_rio {
  1335. uint didcar; /* 0xc0000 - Device Identity Capability Register */
  1336. uint dicar; /* 0xc0004 - Device Information Capability Register */
  1337. uint aidcar; /* 0xc0008 - Assembly Identity Capability Register */
  1338. uint aicar; /* 0xc000c - Assembly Information Capability Register */
  1339. uint pefcar; /* 0xc0010 - Processing Element Features Capability Register */
  1340. uint spicar; /* 0xc0014 - Switch Port Information Capability Register */
  1341. uint socar; /* 0xc0018 - Source Operations Capability Register */
  1342. uint docar; /* 0xc001c - Destination Operations Capability Register */
  1343. char res1[32];
  1344. uint msr; /* 0xc0040 - Mailbox Command And Status Register */
  1345. uint pwdcsr; /* 0xc0044 - Port-Write and Doorbell Command And Status Register */
  1346. char res2[4];
  1347. uint pellccsr; /* 0xc004c - Processing Element Logic Layer Control Command and Status Register */
  1348. char res3[12];
  1349. uint lcsbacsr; /* 0xc005c - Local Configuration Space Base Address Command and Status Register */
  1350. uint bdidcsr; /* 0xc0060 - Base Device ID Command and Status Register */
  1351. char res4[4];
  1352. uint hbdidlcsr; /* 0xc0068 - Host Base Device ID Lock Command and Status Register */
  1353. uint ctcsr; /* 0xc006c - Component Tag Command and Status Register */
  1354. char res5[144];
  1355. uint pmbh0csr; /* 0xc0100 - 8/16 LP-LVDS Port Maintenance Block Header 0 Command and Status Register */
  1356. char res6[28];
  1357. uint pltoccsr; /* 0xc0120 - Port Link Time-out Control Command and Status Register */
  1358. uint prtoccsr; /* 0xc0124 - Port Response Time-out Control Command and Status Register */
  1359. char res7[20];
  1360. uint pgccsr; /* 0xc013c - Port General Command and Status Register */
  1361. uint plmreqcsr; /* 0xc0140 - Port Link Maintenance Request Command and Status Register */
  1362. uint plmrespcsr; /* 0xc0144 - Port Link Maintenance Response Command and Status Register */
  1363. uint plascsr; /* 0xc0148 - Port Local Ackid Status Command and Status Register */
  1364. char res8[12];
  1365. uint pescsr; /* 0xc0158 - Port Error and Status Command and Status Register */
  1366. uint pccsr; /* 0xc015c - Port Control Command and Status Register */
  1367. char res9[65184];
  1368. uint cr; /* 0xd0000 - Port Control Command and Status Register */
  1369. char res10[12];
  1370. uint pcr; /* 0xd0010 - Port Configuration Register */
  1371. uint peir; /* 0xd0014 - Port Error Injection Register */
  1372. char res11[3048];
  1373. uint rowtar0; /* 0xd0c00 - RapidIO Outbound Window Translation Address Register 0 */
  1374. char res12[12];
  1375. uint rowar0; /* 0xd0c10 - RapidIO Outbound Attributes Register 0 */
  1376. char res13[12];
  1377. uint rowtar1; /* 0xd0c20 - RapidIO Outbound Window Translation Address Register 1 */
  1378. char res14[4];
  1379. uint rowbar1; /* 0xd0c28 - RapidIO Outbound Window Base Address Register 1 */
  1380. char res15[4];
  1381. uint rowar1; /* 0xd0c30 - RapidIO Outbound Attributes Register 1 */
  1382. char res16[12];
  1383. uint rowtar2; /* 0xd0c40 - RapidIO Outbound Window Translation Address Register 2 */
  1384. char res17[4];
  1385. uint rowbar2; /* 0xd0c48 - RapidIO Outbound Window Base Address Register 2 */
  1386. char res18[4];
  1387. uint rowar2; /* 0xd0c50 - RapidIO Outbound Attributes Register 2 */
  1388. char res19[12];
  1389. uint rowtar3; /* 0xd0c60 - RapidIO Outbound Window Translation Address Register 3 */
  1390. char res20[4];
  1391. uint rowbar3; /* 0xd0c68 - RapidIO Outbound Window Base Address Register 3 */
  1392. char res21[4];
  1393. uint rowar3; /* 0xd0c70 - RapidIO Outbound Attributes Register 3 */
  1394. char res22[12];
  1395. uint rowtar4; /* 0xd0c80 - RapidIO Outbound Window Translation Address Register 4 */
  1396. char res23[4];
  1397. uint rowbar4; /* 0xd0c88 - RapidIO Outbound Window Base Address Register 4 */
  1398. char res24[4];
  1399. uint rowar4; /* 0xd0c90 - RapidIO Outbound Attributes Register 4 */
  1400. char res25[12];
  1401. uint rowtar5; /* 0xd0ca0 - RapidIO Outbound Window Translation Address Register 5 */
  1402. char res26[4];
  1403. uint rowbar5; /* 0xd0ca8 - RapidIO Outbound Window Base Address Register 5 */
  1404. char res27[4];
  1405. uint rowar5; /* 0xd0cb0 - RapidIO Outbound Attributes Register 5 */
  1406. char res28[12];
  1407. uint rowtar6; /* 0xd0cc0 - RapidIO Outbound Window Translation Address Register 6 */
  1408. char res29[4];
  1409. uint rowbar6; /* 0xd0cc8 - RapidIO Outbound Window Base Address Register 6 */
  1410. char res30[4];
  1411. uint rowar6; /* 0xd0cd0 - RapidIO Outbound Attributes Register 6 */
  1412. char res31[12];
  1413. uint rowtar7; /* 0xd0ce0 - RapidIO Outbound Window Translation Address Register 7 */
  1414. char res32[4];
  1415. uint rowbar7; /* 0xd0ce8 - RapidIO Outbound Window Base Address Register 7 */
  1416. char res33[4];
  1417. uint rowar7; /* 0xd0cf0 - RapidIO Outbound Attributes Register 7 */
  1418. char res34[12];
  1419. uint rowtar8; /* 0xd0d00 - RapidIO Outbound Window Translation Address Register 8 */
  1420. char res35[4];
  1421. uint rowbar8; /* 0xd0d08 - RapidIO Outbound Window Base Address Register 8 */
  1422. char res36[4];
  1423. uint rowar8; /* 0xd0d10 - RapidIO Outbound Attributes Register 8 */
  1424. char res37[76];
  1425. uint riwtar4; /* 0xd0d60 - RapidIO Inbound Window Translation Address Register 4 */
  1426. char res38[4];
  1427. uint riwbar4; /* 0xd0d68 - RapidIO Inbound Window Base Address Register 4 */
  1428. char res39[4];
  1429. uint riwar4; /* 0xd0d70 - RapidIO Inbound Attributes Register 4 */
  1430. char res40[12];
  1431. uint riwtar3; /* 0xd0d80 - RapidIO Inbound Window Translation Address Register 3 */
  1432. char res41[4];
  1433. uint riwbar3; /* 0xd0d88 - RapidIO Inbound Window Base Address Register 3 */
  1434. char res42[4];
  1435. uint riwar3; /* 0xd0d90 - RapidIO Inbound Attributes Register 3 */
  1436. char res43[12];
  1437. uint riwtar2; /* 0xd0da0 - RapidIO Inbound Window Translation Address Register 2 */
  1438. char res44[4];
  1439. uint riwbar2; /* 0xd0da8 - RapidIO Inbound Window Base Address Register 2 */
  1440. char res45[4];
  1441. uint riwar2; /* 0xd0db0 - RapidIO Inbound Attributes Register 2 */
  1442. char res46[12];
  1443. uint riwtar1; /* 0xd0dc0 - RapidIO Inbound Window Translation Address Register 1 */
  1444. char res47[4];
  1445. uint riwbar1; /* 0xd0dc8 - RapidIO Inbound Window Base Address Register 1 */
  1446. char res48[4];
  1447. uint riwar1; /* 0xd0dd0 - RapidIO Inbound Attributes Register 1 */
  1448. char res49[12];
  1449. uint riwtar0; /* 0xd0de0 - RapidIO Inbound Window Translation Address Register 0 */
  1450. char res50[12];
  1451. uint riwar0; /* 0xd0df0 - RapidIO Inbound Attributes Register 0 */
  1452. char res51[12];
  1453. uint pnfedr; /* 0xd0e00 - Port Notification/Fatal Error Detect Register */
  1454. uint pnfedir; /* 0xd0e04 - Port Notification/Fatal Error Detect Register */
  1455. uint pnfeier; /* 0xd0e08 - Port Notification/Fatal Error Interrupt Enable Register */
  1456. uint pecr; /* 0xd0e0c - Port Error Control Register */
  1457. uint pepcsr0; /* 0xd0e10 - Port Error Packet/Control Symbol Register 0 */
  1458. uint pepr1; /* 0xd0e14 - Port Error Packet Register 1 */
  1459. uint pepr2; /* 0xd0e18 - Port Error Packet Register 2 */
  1460. char res52[4];
  1461. uint predr; /* 0xd0e20 - Port Recoverable Error Detect Register */
  1462. char res53[4];
  1463. uint pertr; /* 0xd0e28 - Port Error Recovery Threshold Register */
  1464. uint prtr; /* 0xd0e2c - Port Retry Threshold Register */
  1465. char res54[464];
  1466. uint omr; /* 0xd1000 - Outbound Mode Register */
  1467. uint osr; /* 0xd1004 - Outbound Status Register */
  1468. uint eodqtpar; /* 0xd1008 - Extended Outbound Descriptor Queue Tail Pointer Address Register */
  1469. uint odqtpar; /* 0xd100c - Outbound Descriptor Queue Tail Pointer Address Register */
  1470. uint eosar; /* 0xd1010 - Extended Outbound Unit Source Address Register */
  1471. uint osar; /* 0xd1014 - Outbound Unit Source Address Register */
  1472. uint odpr; /* 0xd1018 - Outbound Destination Port Register */
  1473. uint odatr; /* 0xd101c - Outbound Destination Attributes Register */
  1474. uint odcr; /* 0xd1020 - Outbound Doubleword Count Register */
  1475. uint eodqhpar; /* 0xd1024 - Extended Outbound Descriptor Queue Head Pointer Address Register */
  1476. uint odqhpar; /* 0xd1028 - Outbound Descriptor Queue Head Pointer Address Register */
  1477. char res55[52];
  1478. uint imr; /* 0xd1060 - Outbound Mode Register */
  1479. uint isr; /* 0xd1064 - Inbound Status Register */
  1480. uint eidqtpar; /* 0xd1068 - Extended Inbound Descriptor Queue Tail Pointer Address Register */
  1481. uint idqtpar; /* 0xd106c - Inbound Descriptor Queue Tail Pointer Address Register */
  1482. uint eifqhpar; /* 0xd1070 - Extended Inbound Frame Queue Head Pointer Address Register */
  1483. uint ifqhpar; /* 0xd1074 - Inbound Frame Queue Head Pointer Address Register */
  1484. char res56[1000];
  1485. uint dmr; /* 0xd1460 - Doorbell Mode Register */
  1486. uint dsr; /* 0xd1464 - Doorbell Status Register */
  1487. uint edqtpar; /* 0xd1468 - Extended Doorbell Queue Tail Pointer Address Register */
  1488. uint dqtpar; /* 0xd146c - Doorbell Queue Tail Pointer Address Register */
  1489. uint edqhpar; /* 0xd1470 - Extended Doorbell Queue Head Pointer Address Register */
  1490. uint dqhpar; /* 0xd1474 - Doorbell Queue Head Pointer Address Register */
  1491. char res57[104];
  1492. uint pwmr; /* 0xd14e0 - Port-Write Mode Register */
  1493. uint pwsr; /* 0xd14e4 - Port-Write Status Register */
  1494. uint epwqbar; /* 0xd14e8 - Extended Port-Write Queue Base Address Register */
  1495. uint pwqbar; /* 0xd14ec - Port-Write Queue Base Address Register */
  1496. char res58[60176];
  1497. } ccsr_rio_t;
  1498. /* Quick Engine Block Pin Muxing Registers (0xe_0100 - 0xe_01bf) */
  1499. typedef struct par_io {
  1500. uint cpodr; /* 0x100 */
  1501. uint cpdat; /* 0x104 */
  1502. uint cpdir1; /* 0x108 */
  1503. uint cpdir2; /* 0x10c */
  1504. uint cppar1; /* 0x110 */
  1505. uint cppar2; /* 0x114 */
  1506. char res[8];
  1507. }par_io_t;
  1508. /*
  1509. * Global Utilities Register Block(0xe_0000-0xf_ffff)
  1510. */
  1511. typedef struct ccsr_gur {
  1512. uint porpllsr; /* 0xe0000 - POR PLL ratio status register */
  1513. #ifdef CONFIG_MPC8536
  1514. #define MPC85xx_PORPLLSR_DDR_RATIO 0x3e000000
  1515. #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 25
  1516. #else
  1517. #define MPC85xx_PORPLLSR_DDR_RATIO 0x00003e00
  1518. #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 9
  1519. #endif
  1520. uint porbmsr; /* 0xe0004 - POR boot mode status register */
  1521. #define MPC85xx_PORBMSR_HA 0x00070000
  1522. uint porimpscr; /* 0xe0008 - POR I/O impedance status and control register */
  1523. uint pordevsr; /* 0xe000c - POR I/O device status regsiter */
  1524. #define MPC85xx_PORDEVSR_SGMII1_DIS 0x20000000
  1525. #define MPC85xx_PORDEVSR_SGMII2_DIS 0x10000000
  1526. #define MPC85xx_PORDEVSR_SGMII3_DIS 0x08000000
  1527. #define MPC85xx_PORDEVSR_SGMII4_DIS 0x04000000
  1528. #define MPC85xx_PORDEVSR_SRDS2_IO_SEL 0x38000000
  1529. #define MPC85xx_PORDEVSR_PCI1 0x00800000
  1530. #define MPC85xx_PORDEVSR_IO_SEL 0x00780000
  1531. #define MPC85xx_PORDEVSR_PCI2_ARB 0x00040000
  1532. #define MPC85xx_PORDEVSR_PCI1_ARB 0x00020000
  1533. #define MPC85xx_PORDEVSR_PCI1_PCI32 0x00010000
  1534. #define MPC85xx_PORDEVSR_PCI1_SPD 0x00008000
  1535. #define MPC85xx_PORDEVSR_PCI2_SPD 0x00004000
  1536. #define MPC85xx_PORDEVSR_DRAM_RTYPE 0x00000060
  1537. #define MPC85xx_PORDEVSR_RIO_CTLS 0x00000008
  1538. #define MPC85xx_PORDEVSR_RIO_DEV_ID 0x00000007
  1539. uint pordbgmsr; /* 0xe0010 - POR debug mode status register */
  1540. uint pordevsr2; /* 0xe0014 - POR I/O device status regsiter 2 */
  1541. /* The 8544 RM says this is bit 26, but it's really bit 24 */
  1542. #define MPC85xx_PORDEVSR2_SEC_CFG 0x00000080
  1543. char res1[8];
  1544. uint gpporcr; /* 0xe0020 - General-purpose POR configuration register */
  1545. char res2[12];
  1546. uint gpiocr; /* 0xe0030 - GPIO control register */
  1547. char res3[12];
  1548. uint gpoutdr; /* 0xe0040 - General-purpose output data register */
  1549. char res4[12];
  1550. uint gpindr; /* 0xe0050 - General-purpose input data register */
  1551. char res5[12];
  1552. uint pmuxcr; /* 0xe0060 - Alternate function signal multiplex control */
  1553. char res6[12];
  1554. uint devdisr; /* 0xe0070 - Device disable control */
  1555. #define MPC85xx_DEVDISR_PCI1 0x80000000
  1556. #define MPC85xx_DEVDISR_PCI2 0x40000000
  1557. #define MPC85xx_DEVDISR_PCIE 0x20000000
  1558. #define MPC85xx_DEVDISR_LBC 0x08000000
  1559. #define MPC85xx_DEVDISR_PCIE2 0x04000000
  1560. #define MPC85xx_DEVDISR_PCIE3 0x02000000
  1561. #define MPC85xx_DEVDISR_SEC 0x01000000
  1562. #define MPC85xx_DEVDISR_SRIO 0x00080000
  1563. #define MPC85xx_DEVDISR_RMSG 0x00040000
  1564. #define MPC85xx_DEVDISR_DDR 0x00010000
  1565. #define MPC85xx_DEVDISR_CPU 0x00008000
  1566. #define MPC85xx_DEVDISR_CPU0 MPC85xx_DEVDISR_CPU
  1567. #define MPC85xx_DEVDISR_TB 0x00004000
  1568. #define MPC85xx_DEVDISR_TB0 MPC85xx_DEVDISR_TB
  1569. #define MPC85xx_DEVDISR_CPU1 0x00002000
  1570. #define MPC85xx_DEVDISR_TB1 0x00001000
  1571. #define MPC85xx_DEVDISR_DMA 0x00000400
  1572. #define MPC85xx_DEVDISR_TSEC1 0x00000080
  1573. #define MPC85xx_DEVDISR_TSEC2 0x00000040
  1574. #define MPC85xx_DEVDISR_TSEC3 0x00000020
  1575. #define MPC85xx_DEVDISR_TSEC4 0x00000010
  1576. #define MPC85xx_DEVDISR_I2C 0x00000004
  1577. #define MPC85xx_DEVDISR_DUART 0x00000002
  1578. char res7[12];
  1579. uint powmgtcsr; /* 0xe0080 - Power management status and control register */
  1580. char res8[12];
  1581. uint mcpsumr; /* 0xe0090 - Machine check summary register */
  1582. char res9[12];
  1583. uint pvr; /* 0xe00a0 - Processor version register */
  1584. uint svr; /* 0xe00a4 - System version register */
  1585. char res10a[8];
  1586. uint rstcr; /* 0xe00b0 - Reset control register */
  1587. #ifdef CONFIG_MPC8568
  1588. char res10b[76];
  1589. par_io_t qe_par_io[7]; /* 0xe0100 - 0xe01bf */
  1590. char res10c[3136];
  1591. #else
  1592. char res10b[3404];
  1593. #endif
  1594. uint clkocr; /* 0xe0e00 - Clock out select register */
  1595. char res11[12];
  1596. uint ddrdllcr; /* 0xe0e10 - DDR DLL control register */
  1597. char res12[12];
  1598. uint lbcdllcr; /* 0xe0e20 - LBC DLL control register */
  1599. char res13[248];
  1600. uint lbiuiplldcr0; /* 0xe0f1c -- LBIU PLL Debug Reg 0 */
  1601. uint lbiuiplldcr1; /* 0xe0f20 -- LBIU PLL Debug Reg 1 */
  1602. uint ddrioovcr; /* 0xe0f24 - DDR IO Override Control */
  1603. uint res14; /* 0xe0f28 */
  1604. uint tsec34ioovcr; /* 0xe0f2c - eTSEC 3/4 IO override control */
  1605. char res15[61648]; /* 0xe0f30 to 0xefffff */
  1606. } ccsr_gur_t;
  1607. #define CONFIG_SYS_MPC85xx_GUTS_OFFSET (0xE0000)
  1608. #define CONFIG_SYS_MPC85xx_GUTS_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GUTS_OFFSET)
  1609. #define CONFIG_SYS_MPC85xx_ECM_OFFSET (0x0000)
  1610. #define CONFIG_SYS_MPC85xx_ECM_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ECM_OFFSET)
  1611. #define CONFIG_SYS_MPC85xx_DDR_OFFSET (0x2000)
  1612. #define CONFIG_SYS_MPC85xx_DDR_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR_OFFSET)
  1613. #define CONFIG_SYS_MPC85xx_DDR2_OFFSET (0x6000)
  1614. #define CONFIG_SYS_MPC85xx_DDR2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR2_OFFSET)
  1615. #define CONFIG_SYS_MPC85xx_LBC_OFFSET (0x5000)
  1616. #define CONFIG_SYS_MPC85xx_LBC_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_LBC_OFFSET)
  1617. #define CONFIG_SYS_MPC85xx_PCIX_OFFSET (0x8000)
  1618. #define CONFIG_SYS_MPC85xx_PCIX_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX_OFFSET)
  1619. #define CONFIG_SYS_MPC85xx_PCIX2_OFFSET (0x9000)
  1620. #define CONFIG_SYS_MPC85xx_PCIX2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX2_OFFSET)
  1621. #define CONFIG_SYS_MPC85xx_SATA1_OFFSET (0x18000)
  1622. #define CONFIG_SYS_MPC85xx_SATA1_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA1_OFFSET)
  1623. #define CONFIG_SYS_MPC85xx_SATA2_OFFSET (0x19000)
  1624. #define CONFIG_SYS_MPC85xx_SATA2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA2_OFFSET)
  1625. #define CONFIG_SYS_MPC85xx_L2_OFFSET (0x20000)
  1626. #define CONFIG_SYS_MPC85xx_L2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_L2_OFFSET)
  1627. #define CONFIG_SYS_MPC85xx_DMA_OFFSET (0x21000)
  1628. #define CONFIG_SYS_MPC85xx_DMA_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DMA_OFFSET)
  1629. #define CONFIG_SYS_MPC85xx_ESDHC_OFFSET (0x2e000)
  1630. #define CONFIG_SYS_MPC85xx_ESDHC_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESDHC_OFFSET)
  1631. #define CONFIG_SYS_MPC85xx_PIC_OFFSET (0x40000)
  1632. #define CONFIG_SYS_MPC85xx_PIC_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PIC_OFFSET)
  1633. #define CONFIG_SYS_MPC85xx_CPM_OFFSET (0x80000)
  1634. #define CONFIG_SYS_MPC85xx_CPM_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_CPM_OFFSET)
  1635. #define CONFIG_SYS_MPC85xx_SERDES1_OFFSET (0xE3000)
  1636. #define CONFIG_SYS_MPC85xx_SERDES1_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES2_OFFSET)
  1637. #define CONFIG_SYS_MPC85xx_SERDES2_OFFSET (0xE3100)
  1638. #define CONFIG_SYS_MPC85xx_SERDES2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES2_OFFSET)
  1639. #endif /*__IMMAP_85xx__*/