nand.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475
  1. /*
  2. * NAND driver for TI DaVinci based boards.
  3. *
  4. * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  5. *
  6. * Based on Linux DaVinci NAND driver by TI. Original copyright follows:
  7. */
  8. /*
  9. *
  10. * linux/drivers/mtd/nand/nand_davinci.c
  11. *
  12. * NAND Flash Driver
  13. *
  14. * Copyright (C) 2006 Texas Instruments.
  15. *
  16. * ----------------------------------------------------------------------------
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  31. * ----------------------------------------------------------------------------
  32. *
  33. * Overview:
  34. * This is a device driver for the NAND flash device found on the
  35. * DaVinci board which utilizes the Samsung k9k2g08 part.
  36. *
  37. Modifications:
  38. ver. 1.0: Feb 2005, Vinod/Sudhakar
  39. -
  40. *
  41. */
  42. #include <common.h>
  43. #include <asm/io.h>
  44. #ifdef CONFIG_SYS_USE_NAND
  45. #if !defined(CONFIG_NAND_LEGACY)
  46. #include <nand.h>
  47. #include <asm/arch/nand_defs.h>
  48. #include <asm/arch/emif_defs.h>
  49. extern struct nand_chip nand_dev_desc[CONFIG_SYS_MAX_NAND_DEVICE];
  50. static void nand_davinci_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl)
  51. {
  52. struct nand_chip *this = mtd->priv;
  53. u_int32_t IO_ADDR_W = (u_int32_t)this->IO_ADDR_W;
  54. IO_ADDR_W &= ~(MASK_ALE|MASK_CLE);
  55. if (ctrl & NAND_CTRL_CHANGE) {
  56. if ( ctrl & NAND_CLE )
  57. IO_ADDR_W |= MASK_CLE;
  58. if ( ctrl & NAND_ALE )
  59. IO_ADDR_W |= MASK_ALE;
  60. this->IO_ADDR_W = (void __iomem *) IO_ADDR_W;
  61. }
  62. if (cmd != NAND_CMD_NONE)
  63. writeb(cmd, this->IO_ADDR_W);
  64. }
  65. /* Set WP on deselect, write enable on select */
  66. static void nand_davinci_select_chip(struct mtd_info *mtd, int chip)
  67. {
  68. #define GPIO_SET_DATA01 0x01c67018
  69. #define GPIO_CLR_DATA01 0x01c6701c
  70. #define GPIO_NAND_WP (1 << 4)
  71. #ifdef SONATA_BOARD_GPIOWP
  72. if (chip < 0) {
  73. REG(GPIO_CLR_DATA01) |= GPIO_NAND_WP;
  74. } else {
  75. REG(GPIO_SET_DATA01) |= GPIO_NAND_WP;
  76. }
  77. #endif
  78. }
  79. #ifdef CONFIG_SYS_NAND_HW_ECC
  80. #ifdef CONFIG_SYS_DAVINCI_BROKEN_ECC
  81. /* Linux-compatible ECC uses MTD defaults. */
  82. /* These layouts are not compatible with Linux or RBL/UBL. */
  83. #ifdef CONFIG_SYS_NAND_LARGEPAGE
  84. static struct nand_ecclayout davinci_nand_ecclayout = {
  85. .eccbytes = 12,
  86. .eccpos = {8, 9, 10, 24, 25, 26, 40, 41, 42, 56, 57, 58},
  87. .oobfree = {
  88. {.offset = 2, .length = 6},
  89. {.offset = 12, .length = 12},
  90. {.offset = 28, .length = 12},
  91. {.offset = 44, .length = 12},
  92. {.offset = 60, .length = 4}
  93. }
  94. };
  95. #elif defined(CONFIG_SYS_NAND_SMALLPAGE)
  96. static struct nand_ecclayout davinci_nand_ecclayout = {
  97. .eccbytes = 3,
  98. .eccpos = {0, 1, 2},
  99. .oobfree = {
  100. {.offset = 6, .length = 2},
  101. {.offset = 8, .length = 8}
  102. }
  103. };
  104. #else
  105. #error "Either CONFIG_SYS_NAND_LARGEPAGE or CONFIG_SYS_NAND_SMALLPAGE must be defined!"
  106. #endif
  107. #endif /* CONFIG_SYS_DAVINCI_BROKEN_ECC */
  108. static void nand_davinci_enable_hwecc(struct mtd_info *mtd, int mode)
  109. {
  110. emifregs emif_addr;
  111. int dummy;
  112. emif_addr = (emifregs)DAVINCI_ASYNC_EMIF_CNTRL_BASE;
  113. dummy = emif_addr->NANDF1ECC;
  114. dummy = emif_addr->NANDF2ECC;
  115. dummy = emif_addr->NANDF3ECC;
  116. dummy = emif_addr->NANDF4ECC;
  117. emif_addr->NANDFCR |= (1 << 8);
  118. }
  119. static u_int32_t nand_davinci_readecc(struct mtd_info *mtd, u_int32_t region)
  120. {
  121. u_int32_t ecc = 0;
  122. emifregs emif_base_addr;
  123. emif_base_addr = (emifregs)DAVINCI_ASYNC_EMIF_CNTRL_BASE;
  124. if (region == 1)
  125. ecc = emif_base_addr->NANDF1ECC;
  126. else if (region == 2)
  127. ecc = emif_base_addr->NANDF2ECC;
  128. else if (region == 3)
  129. ecc = emif_base_addr->NANDF3ECC;
  130. else if (region == 4)
  131. ecc = emif_base_addr->NANDF4ECC;
  132. return(ecc);
  133. }
  134. static int nand_davinci_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code)
  135. {
  136. u_int32_t tmp;
  137. #ifdef CONFIG_SYS_DAVINCI_BROKEN_ECC
  138. /*
  139. * This is not how you should read ECCs on large page Davinci devices.
  140. * The region parameter gets you ECCs for flash chips on different chip
  141. * selects, not the 4x512 byte pages in a 2048 byte page.
  142. *
  143. * Preserved for backwards compatibility though.
  144. */
  145. int region, n;
  146. struct nand_chip *this = mtd->priv;
  147. n = (this->ecc.size/512);
  148. region = 1;
  149. while (n--) {
  150. tmp = nand_davinci_readecc(mtd, region);
  151. *ecc_code++ = tmp;
  152. *ecc_code++ = tmp >> 16;
  153. *ecc_code++ = ((tmp >> 8) & 0x0f) | ((tmp >> 20) & 0xf0);
  154. region++;
  155. }
  156. #else
  157. const int region = 1;
  158. tmp = nand_davinci_readecc(mtd, region);
  159. /* Squeeze 4 bytes ECC into 3 bytes by removing RESERVED bits
  160. * and shifting. RESERVED bits are 31 to 28 and 15 to 12. */
  161. tmp = (tmp & 0x00000fff) | ((tmp & 0x0fff0000) >> 4);
  162. /* Invert so that erased block ECC is correct */
  163. tmp = ~tmp;
  164. *ecc_code++ = tmp;
  165. *ecc_code++ = tmp >> 8;
  166. *ecc_code++ = tmp >> 16;
  167. #endif /* CONFIG_SYS_DAVINCI_BROKEN_ECC */
  168. return(0);
  169. }
  170. #ifdef CONFIG_SYS_DAVINCI_BROKEN_ECC
  171. static void nand_davinci_gen_true_ecc(u_int8_t *ecc_buf)
  172. {
  173. u_int32_t tmp = ecc_buf[0] | (ecc_buf[1] << 16) | ((ecc_buf[2] & 0xf0) << 20) | ((ecc_buf[2] & 0x0f) << 8);
  174. ecc_buf[0] = ~(P64o(tmp) | P64e(tmp) | P32o(tmp) | P32e(tmp) | P16o(tmp) | P16e(tmp) | P8o(tmp) | P8e(tmp));
  175. ecc_buf[1] = ~(P1024o(tmp) | P1024e(tmp) | P512o(tmp) | P512e(tmp) | P256o(tmp) | P256e(tmp) | P128o(tmp) | P128e(tmp));
  176. ecc_buf[2] = ~( P4o(tmp) | P4e(tmp) | P2o(tmp) | P2e(tmp) | P1o(tmp) | P1e(tmp) | P2048o(tmp) | P2048e(tmp));
  177. }
  178. static int nand_davinci_compare_ecc(u_int8_t *ecc_nand, u_int8_t *ecc_calc, u_int8_t *page_data)
  179. {
  180. u_int32_t i;
  181. u_int8_t tmp0_bit[8], tmp1_bit[8], tmp2_bit[8];
  182. u_int8_t comp0_bit[8], comp1_bit[8], comp2_bit[8];
  183. u_int8_t ecc_bit[24];
  184. u_int8_t ecc_sum = 0;
  185. u_int8_t find_bit = 0;
  186. u_int32_t find_byte = 0;
  187. int is_ecc_ff;
  188. is_ecc_ff = ((*ecc_nand == 0xff) && (*(ecc_nand + 1) == 0xff) && (*(ecc_nand + 2) == 0xff));
  189. nand_davinci_gen_true_ecc(ecc_nand);
  190. nand_davinci_gen_true_ecc(ecc_calc);
  191. for (i = 0; i <= 2; i++) {
  192. *(ecc_nand + i) = ~(*(ecc_nand + i));
  193. *(ecc_calc + i) = ~(*(ecc_calc + i));
  194. }
  195. for (i = 0; i < 8; i++) {
  196. tmp0_bit[i] = *ecc_nand % 2;
  197. *ecc_nand = *ecc_nand / 2;
  198. }
  199. for (i = 0; i < 8; i++) {
  200. tmp1_bit[i] = *(ecc_nand + 1) % 2;
  201. *(ecc_nand + 1) = *(ecc_nand + 1) / 2;
  202. }
  203. for (i = 0; i < 8; i++) {
  204. tmp2_bit[i] = *(ecc_nand + 2) % 2;
  205. *(ecc_nand + 2) = *(ecc_nand + 2) / 2;
  206. }
  207. for (i = 0; i < 8; i++) {
  208. comp0_bit[i] = *ecc_calc % 2;
  209. *ecc_calc = *ecc_calc / 2;
  210. }
  211. for (i = 0; i < 8; i++) {
  212. comp1_bit[i] = *(ecc_calc + 1) % 2;
  213. *(ecc_calc + 1) = *(ecc_calc + 1) / 2;
  214. }
  215. for (i = 0; i < 8; i++) {
  216. comp2_bit[i] = *(ecc_calc + 2) % 2;
  217. *(ecc_calc + 2) = *(ecc_calc + 2) / 2;
  218. }
  219. for (i = 0; i< 6; i++)
  220. ecc_bit[i] = tmp2_bit[i + 2] ^ comp2_bit[i + 2];
  221. for (i = 0; i < 8; i++)
  222. ecc_bit[i + 6] = tmp0_bit[i] ^ comp0_bit[i];
  223. for (i = 0; i < 8; i++)
  224. ecc_bit[i + 14] = tmp1_bit[i] ^ comp1_bit[i];
  225. ecc_bit[22] = tmp2_bit[0] ^ comp2_bit[0];
  226. ecc_bit[23] = tmp2_bit[1] ^ comp2_bit[1];
  227. for (i = 0; i < 24; i++)
  228. ecc_sum += ecc_bit[i];
  229. switch (ecc_sum) {
  230. case 0:
  231. /* Not reached because this function is not called if
  232. ECC values are equal */
  233. return 0;
  234. case 1:
  235. /* Uncorrectable error */
  236. MTDDEBUG (MTD_DEBUG_LEVEL0,
  237. "ECC UNCORRECTED_ERROR 1\n");
  238. return(-1);
  239. case 12:
  240. /* Correctable error */
  241. find_byte = (ecc_bit[23] << 8) +
  242. (ecc_bit[21] << 7) +
  243. (ecc_bit[19] << 6) +
  244. (ecc_bit[17] << 5) +
  245. (ecc_bit[15] << 4) +
  246. (ecc_bit[13] << 3) +
  247. (ecc_bit[11] << 2) +
  248. (ecc_bit[9] << 1) +
  249. ecc_bit[7];
  250. find_bit = (ecc_bit[5] << 2) + (ecc_bit[3] << 1) + ecc_bit[1];
  251. MTDDEBUG (MTD_DEBUG_LEVEL0, "Correcting single bit ECC "
  252. "error at offset: %d, bit: %d\n",
  253. find_byte, find_bit);
  254. page_data[find_byte] ^= (1 << find_bit);
  255. return(0);
  256. default:
  257. if (is_ecc_ff) {
  258. if (ecc_calc[0] == 0 && ecc_calc[1] == 0 && ecc_calc[2] == 0)
  259. return(0);
  260. }
  261. MTDDEBUG (MTD_DEBUG_LEVEL0,
  262. "UNCORRECTED_ERROR default\n");
  263. return(-1);
  264. }
  265. }
  266. #endif /* CONFIG_SYS_DAVINCI_BROKEN_ECC */
  267. static int nand_davinci_correct_data(struct mtd_info *mtd, u_char *dat, u_char *read_ecc, u_char *calc_ecc)
  268. {
  269. struct nand_chip *this = mtd->priv;
  270. #ifdef CONFIG_SYS_DAVINCI_BROKEN_ECC
  271. int block_count = 0, i, rc;
  272. block_count = (this->ecc.size/512);
  273. for (i = 0; i < block_count; i++) {
  274. if (memcmp(read_ecc, calc_ecc, 3) != 0) {
  275. rc = nand_davinci_compare_ecc(read_ecc, calc_ecc, dat);
  276. if (rc < 0) {
  277. return(rc);
  278. }
  279. }
  280. read_ecc += 3;
  281. calc_ecc += 3;
  282. dat += 512;
  283. }
  284. #else
  285. u_int32_t ecc_nand = read_ecc[0] | (read_ecc[1] << 8) |
  286. (read_ecc[2] << 16);
  287. u_int32_t ecc_calc = calc_ecc[0] | (calc_ecc[1] << 8) |
  288. (calc_ecc[2] << 16);
  289. u_int32_t diff = ecc_calc ^ ecc_nand;
  290. if (diff) {
  291. if ((((diff >> 12) ^ diff) & 0xfff) == 0xfff) {
  292. /* Correctable error */
  293. if ((diff >> (12 + 3)) < this->ecc.size) {
  294. uint8_t find_bit = 1 << ((diff >> 12) & 7);
  295. uint32_t find_byte = diff >> (12 + 3);
  296. dat[find_byte] ^= find_bit;
  297. MTDDEBUG(MTD_DEBUG_LEVEL0, "Correcting single "
  298. "bit ECC error at offset: %d, bit: "
  299. "%d\n", find_byte, find_bit);
  300. return 1;
  301. } else {
  302. return -1;
  303. }
  304. } else if (!(diff & (diff - 1))) {
  305. /* Single bit ECC error in the ECC itself,
  306. nothing to fix */
  307. MTDDEBUG(MTD_DEBUG_LEVEL0, "Single bit ECC error in "
  308. "ECC.\n");
  309. return 1;
  310. } else {
  311. /* Uncorrectable error */
  312. MTDDEBUG(MTD_DEBUG_LEVEL0, "ECC UNCORRECTED_ERROR 1\n");
  313. return -1;
  314. }
  315. }
  316. #endif /* CONFIG_SYS_DAVINCI_BROKEN_ECC */
  317. return(0);
  318. }
  319. #endif /* CONFIG_SYS_NAND_HW_ECC */
  320. static int nand_davinci_dev_ready(struct mtd_info *mtd)
  321. {
  322. emifregs emif_addr;
  323. emif_addr = (emifregs)DAVINCI_ASYNC_EMIF_CNTRL_BASE;
  324. return(emif_addr->NANDFSR & 0x1);
  325. }
  326. static int nand_davinci_waitfunc(struct mtd_info *mtd, struct nand_chip *this)
  327. {
  328. while(!nand_davinci_dev_ready(mtd)) {;}
  329. *NAND_CE0CLE = NAND_STATUS;
  330. return(*NAND_CE0DATA);
  331. }
  332. static void nand_flash_init(void)
  333. {
  334. u_int32_t acfg1 = 0x3ffffffc;
  335. u_int32_t acfg2 = 0x3ffffffc;
  336. u_int32_t acfg3 = 0x3ffffffc;
  337. u_int32_t acfg4 = 0x3ffffffc;
  338. emifregs emif_regs;
  339. /*------------------------------------------------------------------*
  340. * NAND FLASH CHIP TIMEOUT @ 459 MHz *
  341. * *
  342. * AEMIF.CLK freq = PLL1/6 = 459/6 = 76.5 MHz *
  343. * AEMIF.CLK period = 1/76.5 MHz = 13.1 ns *
  344. * *
  345. *------------------------------------------------------------------*/
  346. acfg1 = 0
  347. | (0 << 31 ) /* selectStrobe */
  348. | (0 << 30 ) /* extWait */
  349. | (1 << 26 ) /* writeSetup 10 ns */
  350. | (3 << 20 ) /* writeStrobe 40 ns */
  351. | (1 << 17 ) /* writeHold 10 ns */
  352. | (1 << 13 ) /* readSetup 10 ns */
  353. | (5 << 7 ) /* readStrobe 60 ns */
  354. | (1 << 4 ) /* readHold 10 ns */
  355. | (3 << 2 ) /* turnAround ?? ns */
  356. | (0 << 0 ) /* asyncSize 8-bit bus */
  357. ;
  358. emif_regs = (emifregs)DAVINCI_ASYNC_EMIF_CNTRL_BASE;
  359. emif_regs->AWCCR |= 0x10000000;
  360. emif_regs->AB1CR = acfg1; /* 0x08244128 */;
  361. emif_regs->AB2CR = acfg2;
  362. emif_regs->AB3CR = acfg3;
  363. emif_regs->AB4CR = acfg4;
  364. emif_regs->NANDFCR = 0x00000101;
  365. }
  366. int board_nand_init(struct nand_chip *nand)
  367. {
  368. nand->IO_ADDR_R = (void __iomem *)NAND_CE0DATA;
  369. nand->IO_ADDR_W = (void __iomem *)NAND_CE0DATA;
  370. nand->chip_delay = 0;
  371. nand->select_chip = nand_davinci_select_chip;
  372. #ifdef CONFIG_SYS_NAND_USE_FLASH_BBT
  373. nand->options = NAND_USE_FLASH_BBT;
  374. #endif
  375. #ifdef CONFIG_SYS_NAND_HW_ECC
  376. nand->ecc.mode = NAND_ECC_HW;
  377. #ifdef CONFIG_SYS_DAVINCI_BROKEN_ECC
  378. nand->ecc.layout = &davinci_nand_ecclayout;
  379. #ifdef CONFIG_SYS_NAND_LARGEPAGE
  380. nand->ecc.size = 2048;
  381. nand->ecc.bytes = 12;
  382. #elif defined(CONFIG_SYS_NAND_SMALLPAGE)
  383. nand->ecc.size = 512;
  384. nand->ecc.bytes = 3;
  385. #else
  386. #error "Either CONFIG_SYS_NAND_LARGEPAGE or CONFIG_SYS_NAND_SMALLPAGE must be defined!"
  387. #endif
  388. #else
  389. nand->ecc.size = 512;
  390. nand->ecc.bytes = 3;
  391. #endif /* CONFIG_SYS_DAVINCI_BROKEN_ECC */
  392. nand->ecc.calculate = nand_davinci_calculate_ecc;
  393. nand->ecc.correct = nand_davinci_correct_data;
  394. nand->ecc.hwctl = nand_davinci_enable_hwecc;
  395. #else
  396. nand->ecc.mode = NAND_ECC_SOFT;
  397. #endif /* CONFIG_SYS_NAND_HW_ECC */
  398. /* Set address of hardware control function */
  399. nand->cmd_ctrl = nand_davinci_hwcontrol;
  400. nand->dev_ready = nand_davinci_dev_ready;
  401. nand->waitfunc = nand_davinci_waitfunc;
  402. nand_flash_init();
  403. return(0);
  404. }
  405. #else
  406. #error "U-Boot legacy NAND support not available for DaVinci chips"
  407. #endif
  408. #endif /* CONFIG_SYS_USE_NAND */