cpu.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. /*
  2. * (C) Copyright 2004 Texas Insturments
  3. *
  4. * (C) Copyright 2002
  5. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  6. * Marius Groeger <mgroeger@sysgo.de>
  7. *
  8. * (C) Copyright 2002
  9. * Gary Jennejohn, DENX Software Engineering, <gj@denx.de>
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. /*
  30. * CPU specific code
  31. */
  32. #include <common.h>
  33. #include <command.h>
  34. #ifdef CONFIG_USE_IRQ
  35. DECLARE_GLOBAL_DATA_PTR;
  36. #endif
  37. /* read co-processor 15, register #1 (control register) */
  38. static unsigned long read_p15_c1 (void)
  39. {
  40. unsigned long value;
  41. __asm__ __volatile__(
  42. "mrc p15, 0, %0, c1, c0, 0 @ read control reg\n"
  43. : "=r" (value)
  44. :
  45. : "memory");
  46. return value;
  47. }
  48. /* write to co-processor 15, register #1 (control register) */
  49. static void write_p15_c1 (unsigned long value)
  50. {
  51. __asm__ __volatile__(
  52. "mcr p15, 0, %0, c1, c0, 0 @ write it back\n"
  53. :
  54. : "r" (value)
  55. : "memory");
  56. read_p15_c1 ();
  57. }
  58. static void cp_delay (void)
  59. {
  60. volatile int i;
  61. /* Many OMAP regs need at least 2 nops */
  62. for (i = 0; i < 100; i++);
  63. }
  64. /* See also ARM Ref. Man. */
  65. #define C1_MMU (1<<0) /* mmu off/on */
  66. #define C1_ALIGN (1<<1) /* alignment faults off/on */
  67. #define C1_DC (1<<2) /* dcache off/on */
  68. #define C1_WB (1<<3) /* merging write buffer on/off */
  69. #define C1_BIG_ENDIAN (1<<7) /* big endian off/on */
  70. #define C1_SYS_PROT (1<<8) /* system protection */
  71. #define C1_ROM_PROT (1<<9) /* ROM protection */
  72. #define C1_IC (1<<12) /* icache off/on */
  73. #define C1_HIGH_VECTORS (1<<13) /* location of vectors: low/high addresses */
  74. #define RESERVED_1 (0xf << 3) /* must be 111b for R/W */
  75. int cpu_init (void)
  76. {
  77. /*
  78. * setup up stacks if necessary
  79. */
  80. #ifdef CONFIG_USE_IRQ
  81. IRQ_STACK_START = _armboot_start - CONFIG_SYS_MALLOC_LEN - CONFIG_SYS_GBL_DATA_SIZE - 4;
  82. FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ;
  83. #endif
  84. return 0;
  85. }
  86. int cleanup_before_linux (void)
  87. {
  88. /*
  89. * this function is called just before we call linux
  90. * it prepares the processor for linux
  91. *
  92. * we turn off caches etc ...
  93. */
  94. unsigned long i;
  95. disable_interrupts ();
  96. #ifdef CONFIG_LCD
  97. {
  98. extern void lcd_disable(void);
  99. extern void lcd_panel_disable(void);
  100. lcd_disable(); /* proper disable of lcd & panel */
  101. lcd_panel_disable();
  102. }
  103. #endif
  104. /* turn off I/D-cache */
  105. asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
  106. i &= ~(C1_DC | C1_IC);
  107. asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
  108. /* flush I/D-cache */
  109. i = 0;
  110. asm ("mcr p15, 0, %0, c7, c7, 0": :"r" (i)); /* invalidate both caches and flush btb */
  111. asm ("mcr p15, 0, %0, c7, c10, 4": :"r" (i)); /* mem barrier to sync things */
  112. return(0);
  113. }
  114. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  115. {
  116. disable_interrupts ();
  117. reset_cpu (0);
  118. /*NOTREACHED*/
  119. return(0);
  120. }
  121. void icache_enable (void)
  122. {
  123. ulong reg;
  124. reg = read_p15_c1 (); /* get control reg. */
  125. cp_delay ();
  126. write_p15_c1 (reg | C1_IC);
  127. }
  128. void icache_disable (void)
  129. {
  130. ulong reg;
  131. reg = read_p15_c1 ();
  132. cp_delay ();
  133. write_p15_c1 (reg & ~C1_IC);
  134. }
  135. int icache_status (void)
  136. {
  137. return(read_p15_c1 () & C1_IC) != 0;
  138. }