mpc8641hpcn.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365
  1. /*
  2. * Copyright 2006, 2007 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <pci.h>
  24. #include <asm/processor.h>
  25. #include <asm/immap_86xx.h>
  26. #include <asm/immap_fsl_pci.h>
  27. #include <asm/fsl_ddr_sdram.h>
  28. #include <asm/io.h>
  29. #include <libfdt.h>
  30. #include <fdt_support.h>
  31. #include <netdev.h>
  32. #include "../common/pixis.h"
  33. phys_size_t fixed_sdram(void);
  34. int board_early_init_f(void)
  35. {
  36. return 0;
  37. }
  38. int checkboard(void)
  39. {
  40. printf ("Board: MPC8641HPCN, System ID: 0x%02x, "
  41. "System Version: 0x%02x, FPGA Version: 0x%02x\n",
  42. in8(PIXIS_BASE + PIXIS_ID), in8(PIXIS_BASE + PIXIS_VER),
  43. in8(PIXIS_BASE + PIXIS_PVER));
  44. return 0;
  45. }
  46. phys_size_t
  47. initdram(int board_type)
  48. {
  49. phys_size_t dram_size = 0;
  50. #if defined(CONFIG_SPD_EEPROM)
  51. dram_size = fsl_ddr_sdram();
  52. #else
  53. dram_size = fixed_sdram();
  54. #endif
  55. #if defined(CONFIG_SYS_RAMBOOT)
  56. puts(" DDR: ");
  57. return dram_size;
  58. #endif
  59. puts(" DDR: ");
  60. return dram_size;
  61. }
  62. #if !defined(CONFIG_SPD_EEPROM)
  63. /*
  64. * Fixed sdram init -- doesn't use serial presence detect.
  65. */
  66. phys_size_t
  67. fixed_sdram(void)
  68. {
  69. #if !defined(CONFIG_SYS_RAMBOOT)
  70. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  71. volatile ccsr_ddr_t *ddr = &immap->im_ddr1;
  72. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  73. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  74. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  75. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  76. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  77. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  78. ddr->sdram_mode_1 = CONFIG_SYS_DDR_MODE_1;
  79. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  80. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  81. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  82. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  83. ddr->sdram_ocd_cntl = CONFIG_SYS_DDR_OCD_CTRL;
  84. ddr->sdram_ocd_status = CONFIG_SYS_DDR_OCD_STATUS;
  85. #if defined (CONFIG_DDR_ECC)
  86. ddr->err_disable = 0x0000008D;
  87. ddr->err_sbe = 0x00ff0000;
  88. #endif
  89. asm("sync;isync");
  90. udelay(500);
  91. #if defined (CONFIG_DDR_ECC)
  92. /* Enable ECC checking */
  93. ddr->sdram_cfg_1 = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
  94. #else
  95. ddr->sdram_cfg_1 = CONFIG_SYS_DDR_CONTROL;
  96. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  97. #endif
  98. asm("sync; isync");
  99. udelay(500);
  100. #endif
  101. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  102. }
  103. #endif /* !defined(CONFIG_SPD_EEPROM) */
  104. #if defined(CONFIG_PCI)
  105. static struct pci_controller pci1_hose;
  106. #endif /* CONFIG_PCI */
  107. #ifdef CONFIG_PCI2
  108. static struct pci_controller pci2_hose;
  109. #endif /* CONFIG_PCI2 */
  110. int first_free_busno = 0;
  111. extern int fsl_pci_setup_inbound_windows(struct pci_region *r);
  112. extern void fsl_pci_init(struct pci_controller *hose);
  113. void pci_init_board(void)
  114. {
  115. #ifdef CONFIG_PCI1
  116. {
  117. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
  118. struct pci_controller *hose = &pci1_hose;
  119. struct pci_region *r = hose->regions;
  120. volatile immap_t *immap = (immap_t *) CONFIG_SYS_CCSRBAR;
  121. volatile ccsr_gur_t *gur = &immap->im_gur;
  122. uint devdisr = gur->devdisr;
  123. uint io_sel = (gur->pordevsr & MPC8641_PORDEVSR_IO_SEL)
  124. >> MPC8641_PORDEVSR_IO_SEL_SHIFT;
  125. #ifdef DEBUG
  126. uint host1_agent = (gur->porbmsr & MPC8641_PORBMSR_HA)
  127. >> MPC8641_PORBMSR_HA_SHIFT;
  128. uint pex1_agent = (host1_agent == 0) || (host1_agent == 1);
  129. #endif
  130. if ((io_sel == 2 || io_sel == 3 || io_sel == 5
  131. || io_sel == 6 || io_sel == 7 || io_sel == 0xF)
  132. && !(devdisr & MPC86xx_DEVDISR_PCIEX1)) {
  133. debug("PCI-EXPRESS 1: %s \n", pex1_agent ? "Agent" : "Host");
  134. debug("0x%08x=0x%08x ", &pci->pme_msg_det, pci->pme_msg_det);
  135. if (pci->pme_msg_det) {
  136. pci->pme_msg_det = 0xffffffff;
  137. debug(" with errors. Clearing. Now 0x%08x",
  138. pci->pme_msg_det);
  139. }
  140. debug("\n");
  141. /* inbound */
  142. r += fsl_pci_setup_inbound_windows(r);
  143. /* outbound memory */
  144. pci_set_region(r++,
  145. CONFIG_SYS_PCI1_MEM_BASE,
  146. CONFIG_SYS_PCI1_MEM_PHYS,
  147. CONFIG_SYS_PCI1_MEM_SIZE,
  148. PCI_REGION_MEM);
  149. /* outbound io */
  150. pci_set_region(r++,
  151. CONFIG_SYS_PCI1_IO_BASE,
  152. CONFIG_SYS_PCI1_IO_PHYS,
  153. CONFIG_SYS_PCI1_IO_SIZE,
  154. PCI_REGION_IO);
  155. hose->region_count = r - hose->regions;
  156. hose->first_busno=first_free_busno;
  157. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  158. fsl_pci_init(hose);
  159. first_free_busno=hose->last_busno+1;
  160. printf (" PCI-EXPRESS 1 on bus %02x - %02x\n",
  161. hose->first_busno,hose->last_busno);
  162. /*
  163. * Activate ULI1575 legacy chip by performing a fake
  164. * memory access. Needed to make ULI RTC work.
  165. */
  166. in_be32((unsigned *) ((char *)(CONFIG_SYS_PCI1_MEM_BASE
  167. + CONFIG_SYS_PCI1_MEM_SIZE - 0x1000000)));
  168. } else {
  169. puts("PCI-EXPRESS 1: Disabled\n");
  170. }
  171. }
  172. #else
  173. puts("PCI-EXPRESS1: Disabled\n");
  174. #endif /* CONFIG_PCI1 */
  175. #ifdef CONFIG_PCI2
  176. {
  177. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI2_ADDR;
  178. struct pci_controller *hose = &pci2_hose;
  179. struct pci_region *r = hose->regions;
  180. /* inbound */
  181. r += fsl_pci_setup_inbound_windows(r);
  182. /* outbound memory */
  183. pci_set_region(r++,
  184. CONFIG_SYS_PCI2_MEM_BASE,
  185. CONFIG_SYS_PCI2_MEM_PHYS,
  186. CONFIG_SYS_PCI2_MEM_SIZE,
  187. PCI_REGION_MEM);
  188. /* outbound io */
  189. pci_set_region(r++,
  190. CONFIG_SYS_PCI2_IO_BASE,
  191. CONFIG_SYS_PCI2_IO_PHYS,
  192. CONFIG_SYS_PCI2_IO_SIZE,
  193. PCI_REGION_IO);
  194. hose->region_count = r - hose->regions;
  195. hose->first_busno=first_free_busno;
  196. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  197. fsl_pci_init(hose);
  198. first_free_busno=hose->last_busno+1;
  199. printf (" PCI-EXPRESS 2 on bus %02x - %02x\n",
  200. hose->first_busno,hose->last_busno);
  201. }
  202. #else
  203. puts("PCI-EXPRESS 2: Disabled\n");
  204. #endif /* CONFIG_PCI2 */
  205. }
  206. #if defined(CONFIG_OF_BOARD_SETUP)
  207. extern void ft_fsl_pci_setup(void *blob, const char *pci_alias,
  208. struct pci_controller *hose);
  209. void
  210. ft_board_setup(void *blob, bd_t *bd)
  211. {
  212. int off;
  213. u64 *tmp;
  214. u32 *addrcells;
  215. ft_cpu_setup(blob, bd);
  216. #ifdef CONFIG_PCI1
  217. ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
  218. #endif
  219. #ifdef CONFIG_PCI2
  220. ft_fsl_pci_setup(blob, "pci1", &pci2_hose);
  221. #endif
  222. /*
  223. * Warn if it looks like the device tree doesn't match u-boot.
  224. * This is just an estimation, based on the location of CCSR,
  225. * which is defined by the "reg" property in the soc node.
  226. */
  227. off = fdt_path_offset(blob, "/soc8641");
  228. addrcells = (u32 *)fdt_getprop(blob, 0, "#address-cells", NULL);
  229. tmp = (u64 *)fdt_getprop(blob, off, "reg", NULL);
  230. if (tmp) {
  231. u64 addr;
  232. if (addrcells && (*addrcells == 1))
  233. addr = *(u32 *)tmp;
  234. else
  235. addr = *tmp;
  236. if (addr != CONFIG_SYS_CCSRBAR_PHYS)
  237. printf("WARNING: The CCSRBAR address in your .dts "
  238. "does not match the address of the CCSR "
  239. "in u-boot. This means your .dts might "
  240. "be old.\n");
  241. }
  242. }
  243. #endif
  244. /*
  245. * get_board_sys_clk
  246. * Reads the FPGA on board for CONFIG_SYS_CLK_FREQ
  247. */
  248. unsigned long
  249. get_board_sys_clk(ulong dummy)
  250. {
  251. u8 i, go_bit, rd_clks;
  252. ulong val = 0;
  253. go_bit = in8(PIXIS_BASE + PIXIS_VCTL);
  254. go_bit &= 0x01;
  255. rd_clks = in8(PIXIS_BASE + PIXIS_VCFGEN0);
  256. rd_clks &= 0x1C;
  257. /*
  258. * Only if both go bit and the SCLK bit in VCFGEN0 are set
  259. * should we be using the AUX register. Remember, we also set the
  260. * GO bit to boot from the alternate bank on the on-board flash
  261. */
  262. if (go_bit) {
  263. if (rd_clks == 0x1c)
  264. i = in8(PIXIS_BASE + PIXIS_AUX);
  265. else
  266. i = in8(PIXIS_BASE + PIXIS_SPD);
  267. } else {
  268. i = in8(PIXIS_BASE + PIXIS_SPD);
  269. }
  270. i &= 0x07;
  271. switch (i) {
  272. case 0:
  273. val = 33000000;
  274. break;
  275. case 1:
  276. val = 40000000;
  277. break;
  278. case 2:
  279. val = 50000000;
  280. break;
  281. case 3:
  282. val = 66000000;
  283. break;
  284. case 4:
  285. val = 83000000;
  286. break;
  287. case 5:
  288. val = 100000000;
  289. break;
  290. case 6:
  291. val = 134000000;
  292. break;
  293. case 7:
  294. val = 166000000;
  295. break;
  296. }
  297. return val;
  298. }
  299. int board_eth_init(bd_t *bis)
  300. {
  301. /* Initialize TSECs */
  302. cpu_eth_init(bis);
  303. return pci_eth_init(bis);
  304. }