mimc200.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161
  1. /*
  2. * Copyright (C) 2006 Atmel Corporation
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <netdev.h>
  24. #include <asm/io.h>
  25. #include <asm/sdram.h>
  26. #include <asm/arch/clk.h>
  27. #include <asm/arch/gpio.h>
  28. #include <asm/arch/hmatrix.h>
  29. #include <asm/arch/portmux.h>
  30. #include <lcd.h>
  31. #define SM_PM_GCCTRL 0x0060
  32. DECLARE_GLOBAL_DATA_PTR;
  33. static const struct sdram_config sdram_config = {
  34. .data_bits = SDRAM_DATA_16BIT,
  35. .row_bits = 13,
  36. .col_bits = 9,
  37. .bank_bits = 2,
  38. .cas = 3,
  39. .twr = 2,
  40. .trc = 6,
  41. .trp = 2,
  42. .trcd = 2,
  43. .tras = 6,
  44. .txsr = 6,
  45. /* 15.6 us */
  46. .refresh_period = (156 * (SDRAMC_BUS_HZ / 1000)) / 10000,
  47. };
  48. int board_early_init_f(void)
  49. {
  50. /* Enable SDRAM in the EBI mux */
  51. hmatrix_slave_write(EBI, SFR, HMATRIX_BIT(EBI_SDRAM_ENABLE));
  52. /* Enable 26 address bits and NCS2 */
  53. portmux_enable_ebi(16, 26, PORTMUX_EBI_CS(2), PORTMUX_DRIVE_HIGH);
  54. portmux_enable_usart1(PORTMUX_DRIVE_MIN);
  55. /* de-assert "force sys reset" pin */
  56. portmux_select_gpio(PORTMUX_PORT_D, 1 << 15,
  57. PORTMUX_DIR_OUTPUT | PORTMUX_INIT_HIGH);
  58. /* init custom i/o */
  59. /* cpu type inputs */
  60. portmux_select_gpio(PORTMUX_PORT_E, (1 << 19) | (1 << 20) | (1 << 23),
  61. PORTMUX_DIR_INPUT);
  62. /* main board type inputs */
  63. portmux_select_gpio(PORTMUX_PORT_B, (1 << 19) | (1 << 29),
  64. PORTMUX_DIR_INPUT);
  65. /* DEBUG input (use weak pullup) */
  66. portmux_select_gpio(PORTMUX_PORT_E, 1 << 21,
  67. PORTMUX_DIR_INPUT | PORTMUX_PULL_UP);
  68. /* are we suppressing the console ? */
  69. if (gpio_get_value(GPIO_PIN_PE(21)) == 1)
  70. gd->flags |= (GD_FLG_SILENT | GD_FLG_DISABLE_CONSOLE);
  71. /* reset phys */
  72. portmux_select_gpio(PORTMUX_PORT_E, 1 << 24, PORTMUX_DIR_INPUT);
  73. portmux_select_gpio(PORTMUX_PORT_C, 1 << 18,
  74. PORTMUX_DIR_OUTPUT | PORTMUX_INIT_HIGH);
  75. /* GCLK0 - 10MHz clock */
  76. writel(0x00000004, (void *)SM_BASE + SM_PM_GCCTRL);
  77. portmux_select_peripheral(PORTMUX_PORT_A, 1 << 30, PORTMUX_FUNC_A, 0);
  78. udelay(5000);
  79. /* release phys reset */
  80. gpio_set_value(GPIO_PIN_PC(18), 0); /* PHY RESET (Release) */
  81. #if defined(CONFIG_MACB)
  82. /* init macb0 pins */
  83. portmux_enable_macb0(PORTMUX_MACB_MII, PORTMUX_DRIVE_HIGH);
  84. portmux_enable_macb1(PORTMUX_MACB_MII, PORTMUX_DRIVE_HIGH);
  85. #endif
  86. #if defined(CONFIG_MMC)
  87. portmux_enable_mmci(0, PORTMUX_MMCI_4BIT, PORTMUX_DRIVE_LOW);
  88. #endif
  89. return 0;
  90. }
  91. phys_size_t initdram(int board_type)
  92. {
  93. unsigned long expected_size;
  94. unsigned long actual_size;
  95. void *sdram_base;
  96. sdram_base = map_physmem(EBI_SDRAM_BASE, EBI_SDRAM_SIZE, MAP_NOCACHE);
  97. expected_size = sdram_init(sdram_base, &sdram_config);
  98. actual_size = get_ram_size(sdram_base, expected_size);
  99. unmap_physmem(sdram_base, EBI_SDRAM_SIZE);
  100. if (expected_size != actual_size)
  101. printf("Warning: Only %lu of %lu MiB SDRAM is working\n",
  102. actual_size >> 20, expected_size >> 20);
  103. return actual_size;
  104. }
  105. int board_early_init_r(void)
  106. {
  107. gd->bd->bi_phy_id[0] = 0x01;
  108. gd->bd->bi_phy_id[1] = 0x03;
  109. return 0;
  110. }
  111. /* SPI chip select control */
  112. #ifdef CONFIG_ATMEL_SPI
  113. #include <spi.h>
  114. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  115. {
  116. return (bus == 0) && (cs == 0);
  117. }
  118. void spi_cs_activate(struct spi_slave *slave)
  119. {
  120. }
  121. void spi_cs_deactivate(struct spi_slave *slave)
  122. {
  123. }
  124. #endif /* CONFIG_ATMEL_SPI */
  125. #ifdef CONFIG_CMD_NET
  126. int board_eth_init(bd_t *bi)
  127. {
  128. macb_eth_initialize(0, (void *)MACB0_BASE, bi->bi_phy_id[0]);
  129. macb_eth_initialize(1, (void *)MACB1_BASE, bi->bi_phy_id[1]);
  130. return 0;
  131. }
  132. #endif