da850evm.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. /*
  2. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  3. *
  4. * Based on da830evm.c. Original Copyrights follow:
  5. *
  6. * Copyright (C) 2009 Nick Thompson, GE Fanuc, Ltd. <nick.thompson@gefanuc.com>
  7. * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. */
  23. #include <common.h>
  24. #include <i2c.h>
  25. #include <net.h>
  26. #include <netdev.h>
  27. #include <asm/arch/hardware.h>
  28. #include <asm/arch/emif_defs.h>
  29. #include <asm/arch/emac_defs.h>
  30. #include <asm/io.h>
  31. #include <asm/arch/davinci_misc.h>
  32. DECLARE_GLOBAL_DATA_PTR;
  33. #define pinmux(x) (&davinci_syscfg_regs->pinmux[x])
  34. /* SPI0 pin muxer settings */
  35. static const struct pinmux_config spi1_pins[] = {
  36. { pinmux(5), 1, 1 },
  37. { pinmux(5), 1, 2 },
  38. { pinmux(5), 1, 4 },
  39. { pinmux(5), 1, 5 }
  40. };
  41. /* UART pin muxer settings */
  42. static const struct pinmux_config uart_pins[] = {
  43. { pinmux(0), 4, 6 },
  44. { pinmux(0), 4, 7 },
  45. { pinmux(4), 2, 4 },
  46. { pinmux(4), 2, 5 }
  47. };
  48. #ifdef CONFIG_DRIVER_TI_EMAC
  49. static const struct pinmux_config emac_pins[] = {
  50. #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
  51. { pinmux(14), 8, 2 },
  52. { pinmux(14), 8, 3 },
  53. { pinmux(14), 8, 4 },
  54. { pinmux(14), 8, 5 },
  55. { pinmux(14), 8, 6 },
  56. { pinmux(14), 8, 7 },
  57. { pinmux(15), 8, 1 },
  58. #else /* ! CONFIG_DRIVER_TI_EMAC_USE_RMII */
  59. { pinmux(2), 8, 1 },
  60. { pinmux(2), 8, 2 },
  61. { pinmux(2), 8, 3 },
  62. { pinmux(2), 8, 4 },
  63. { pinmux(2), 8, 5 },
  64. { pinmux(2), 8, 6 },
  65. { pinmux(2), 8, 7 },
  66. { pinmux(3), 8, 0 },
  67. { pinmux(3), 8, 1 },
  68. { pinmux(3), 8, 2 },
  69. { pinmux(3), 8, 3 },
  70. { pinmux(3), 8, 4 },
  71. { pinmux(3), 8, 5 },
  72. { pinmux(3), 8, 6 },
  73. { pinmux(3), 8, 7 },
  74. #endif /* CONFIG_DRIVER_TI_EMAC_USE_RMII */
  75. { pinmux(4), 8, 0 },
  76. { pinmux(4), 8, 1 }
  77. };
  78. /* I2C pin muxer settings */
  79. static const struct pinmux_config i2c_pins[] = {
  80. { pinmux(4), 2, 2 },
  81. { pinmux(4), 2, 3 }
  82. };
  83. #ifdef CONFIG_NAND_DAVINCI
  84. const struct pinmux_config nand_pins[] = {
  85. { pinmux(7), 1, 1 },
  86. { pinmux(7), 1, 2 },
  87. { pinmux(7), 1, 4 },
  88. { pinmux(7), 1, 5 },
  89. { pinmux(9), 1, 0 },
  90. { pinmux(9), 1, 1 },
  91. { pinmux(9), 1, 2 },
  92. { pinmux(9), 1, 3 },
  93. { pinmux(9), 1, 4 },
  94. { pinmux(9), 1, 5 },
  95. { pinmux(9), 1, 6 },
  96. { pinmux(9), 1, 7 },
  97. { pinmux(12), 1, 5 },
  98. { pinmux(12), 1, 6 }
  99. };
  100. #elif defined(CONFIG_USE_NOR)
  101. /* NOR pin muxer settings */
  102. const struct pinmux_config nor_pins[] = {
  103. { pinmux(5), 1, 6 },
  104. { pinmux(6), 1, 6 },
  105. { pinmux(7), 1, 0 },
  106. { pinmux(7), 1, 4 },
  107. { pinmux(7), 1, 5 },
  108. { pinmux(8), 1, 0 },
  109. { pinmux(8), 1, 1 },
  110. { pinmux(8), 1, 2 },
  111. { pinmux(8), 1, 3 },
  112. { pinmux(8), 1, 4 },
  113. { pinmux(8), 1, 5 },
  114. { pinmux(8), 1, 6 },
  115. { pinmux(8), 1, 7 },
  116. { pinmux(9), 1, 0 },
  117. { pinmux(9), 1, 1 },
  118. { pinmux(9), 1, 2 },
  119. { pinmux(9), 1, 3 },
  120. { pinmux(9), 1, 4 },
  121. { pinmux(9), 1, 5 },
  122. { pinmux(9), 1, 6 },
  123. { pinmux(9), 1, 7 },
  124. { pinmux(10), 1, 0 },
  125. { pinmux(10), 1, 1 },
  126. { pinmux(10), 1, 2 },
  127. { pinmux(10), 1, 3 },
  128. { pinmux(10), 1, 4 },
  129. { pinmux(10), 1, 5 },
  130. { pinmux(10), 1, 6 },
  131. { pinmux(10), 1, 7 },
  132. { pinmux(11), 1, 0 },
  133. { pinmux(11), 1, 1 },
  134. { pinmux(11), 1, 2 },
  135. { pinmux(11), 1, 3 },
  136. { pinmux(11), 1, 4 },
  137. { pinmux(11), 1, 5 },
  138. { pinmux(11), 1, 6 },
  139. { pinmux(11), 1, 7 },
  140. { pinmux(12), 1, 0 },
  141. { pinmux(12), 1, 1 },
  142. { pinmux(12), 1, 2 },
  143. { pinmux(12), 1, 3 },
  144. { pinmux(12), 1, 4 },
  145. { pinmux(12), 1, 5 },
  146. { pinmux(12), 1, 6 },
  147. { pinmux(12), 1, 7 }
  148. };
  149. #endif
  150. #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
  151. #define HAS_RMII 1
  152. #else
  153. #define HAS_RMII 0
  154. #endif
  155. #endif /* CONFIG_DRIVER_TI_EMAC */
  156. static const struct pinmux_resource pinmuxes[] = {
  157. #ifdef CONFIG_SPI_FLASH
  158. PINMUX_ITEM(spi1_pins),
  159. #endif
  160. PINMUX_ITEM(uart_pins),
  161. PINMUX_ITEM(i2c_pins),
  162. #ifdef CONFIG_NAND_DAVINCI
  163. PINMUX_ITEM(nand_pins),
  164. #elif defined(CONFIG_USE_NOR)
  165. PINMUX_ITEM(nor_pins),
  166. #endif
  167. };
  168. static const struct lpsc_resource lpsc[] = {
  169. { DAVINCI_LPSC_AEMIF }, /* NAND, NOR */
  170. { DAVINCI_LPSC_SPI1 }, /* Serial Flash */
  171. { DAVINCI_LPSC_EMAC }, /* image download */
  172. { DAVINCI_LPSC_UART2 }, /* console */
  173. { DAVINCI_LPSC_GPIO },
  174. };
  175. #ifndef CONFIG_DA850_EVM_MAX_CPU_CLK
  176. #define CONFIG_DA850_EVM_MAX_CPU_CLK 300000000
  177. #endif
  178. /*
  179. * get_board_rev() - setup to pass kernel board revision information
  180. * Returns:
  181. * bit[0-3] Maximum cpu clock rate supported by onboard SoC
  182. * 0000b - 300 MHz
  183. * 0001b - 372 MHz
  184. * 0010b - 408 MHz
  185. * 0011b - 456 MHz
  186. */
  187. u32 get_board_rev(void)
  188. {
  189. char *s;
  190. u32 maxcpuclk = CONFIG_DA850_EVM_MAX_CPU_CLK;
  191. u32 rev = 0;
  192. s = getenv("maxcpuclk");
  193. if (s)
  194. maxcpuclk = simple_strtoul(s, NULL, 10);
  195. if (maxcpuclk >= 456000000)
  196. rev = 3;
  197. else if (maxcpuclk >= 408000000)
  198. rev = 2;
  199. else if (maxcpuclk >= 372000000)
  200. rev = 1;
  201. return rev;
  202. }
  203. int board_init(void)
  204. {
  205. #ifndef CONFIG_USE_IRQ
  206. irq_init();
  207. #endif
  208. #ifdef CONFIG_NAND_DAVINCI
  209. /*
  210. * NAND CS setup - cycle counts based on da850evm NAND timings in the
  211. * Linux kernel @ 25MHz EMIFA
  212. */
  213. writel((DAVINCI_ABCR_WSETUP(0) |
  214. DAVINCI_ABCR_WSTROBE(1) |
  215. DAVINCI_ABCR_WHOLD(0) |
  216. DAVINCI_ABCR_RSETUP(0) |
  217. DAVINCI_ABCR_RSTROBE(1) |
  218. DAVINCI_ABCR_RHOLD(0) |
  219. DAVINCI_ABCR_TA(1) |
  220. DAVINCI_ABCR_ASIZE_8BIT),
  221. &davinci_emif_regs->ab2cr); /* CS3 */
  222. #endif
  223. /* arch number of the board */
  224. gd->bd->bi_arch_number = MACH_TYPE_DAVINCI_DA850_EVM;
  225. /* address of boot parameters */
  226. gd->bd->bi_boot_params = LINUX_BOOT_PARAM_ADDR;
  227. /*
  228. * Power on required peripherals
  229. * ARM does not have access by default to PSC0 and PSC1
  230. * assuming here that the DSP bootloader has set the IOPU
  231. * such that PSC access is available to ARM
  232. */
  233. if (da8xx_configure_lpsc_items(lpsc, ARRAY_SIZE(lpsc)))
  234. return 1;
  235. /* setup the SUSPSRC for ARM to control emulation suspend */
  236. writel(readl(&davinci_syscfg_regs->suspsrc) &
  237. ~(DAVINCI_SYSCFG_SUSPSRC_EMAC | DAVINCI_SYSCFG_SUSPSRC_I2C |
  238. DAVINCI_SYSCFG_SUSPSRC_SPI1 | DAVINCI_SYSCFG_SUSPSRC_TIMER0 |
  239. DAVINCI_SYSCFG_SUSPSRC_UART2),
  240. &davinci_syscfg_regs->suspsrc);
  241. /* configure pinmux settings */
  242. if (davinci_configure_pin_mux_items(pinmuxes, ARRAY_SIZE(pinmuxes)))
  243. return 1;
  244. #ifdef CONFIG_DRIVER_TI_EMAC
  245. if (davinci_configure_pin_mux(emac_pins, ARRAY_SIZE(emac_pins)) != 0)
  246. return 1;
  247. davinci_emac_mii_mode_sel(HAS_RMII);
  248. #endif /* CONFIG_DRIVER_TI_EMAC */
  249. /* enable the console UART */
  250. writel((DAVINCI_UART_PWREMU_MGMT_FREE | DAVINCI_UART_PWREMU_MGMT_URRST |
  251. DAVINCI_UART_PWREMU_MGMT_UTRST),
  252. &davinci_uart2_ctrl_regs->pwremu_mgmt);
  253. return 0;
  254. }
  255. #ifdef CONFIG_DRIVER_TI_EMAC
  256. #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
  257. /**
  258. * rmii_hw_init
  259. *
  260. * DA850/OMAP-L138 EVM can interface to a daughter card for
  261. * additional features. This card has an I2C GPIO Expander TCA6416
  262. * to select the required functions like camera, RMII Ethernet,
  263. * character LCD, video.
  264. *
  265. * Initialization of the expander involves configuring the
  266. * polarity and direction of the ports. P07-P05 are used here.
  267. * These ports are connected to a Mux chip which enables only one
  268. * functionality at a time.
  269. *
  270. * For RMII phy to respond, the MII MDIO clock has to be disabled
  271. * since both the PHY devices have address as zero. The MII MDIO
  272. * clock is controlled via GPIO2[6].
  273. *
  274. * This code is valid for Beta version of the hardware
  275. */
  276. int rmii_hw_init(void)
  277. {
  278. const struct pinmux_config gpio_pins[] = {
  279. { pinmux(6), 8, 1 }
  280. };
  281. u_int8_t buf[2];
  282. unsigned int temp;
  283. int ret;
  284. /* PinMux for GPIO */
  285. if (davinci_configure_pin_mux(gpio_pins, ARRAY_SIZE(gpio_pins)) != 0)
  286. return 1;
  287. /* I2C Exapnder configuration */
  288. /* Set polarity to non-inverted */
  289. buf[0] = 0x0;
  290. buf[1] = 0x0;
  291. ret = i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 4, 1, buf, 2);
  292. if (ret) {
  293. printf("\nExpander @ 0x%02x write FAILED!!!\n",
  294. CONFIG_SYS_I2C_EXPANDER_ADDR);
  295. return ret;
  296. }
  297. /* Configure P07-P05 as outputs */
  298. buf[0] = 0x1f;
  299. buf[1] = 0xff;
  300. ret = i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 6, 1, buf, 2);
  301. if (ret) {
  302. printf("\nExpander @ 0x%02x write FAILED!!!\n",
  303. CONFIG_SYS_I2C_EXPANDER_ADDR);
  304. }
  305. /* For Ethernet RMII selection
  306. * P07(SelA)=0
  307. * P06(SelB)=1
  308. * P05(SelC)=1
  309. */
  310. if (i2c_read(CONFIG_SYS_I2C_EXPANDER_ADDR, 2, 1, buf, 1)) {
  311. printf("\nExpander @ 0x%02x read FAILED!!!\n",
  312. CONFIG_SYS_I2C_EXPANDER_ADDR);
  313. }
  314. buf[0] &= 0x1f;
  315. buf[0] |= (0 << 7) | (1 << 6) | (1 << 5);
  316. if (i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 2, 1, buf, 1)) {
  317. printf("\nExpander @ 0x%02x write FAILED!!!\n",
  318. CONFIG_SYS_I2C_EXPANDER_ADDR);
  319. }
  320. /* Set the output as high */
  321. temp = REG(GPIO_BANK2_REG_SET_ADDR);
  322. temp |= (0x01 << 6);
  323. REG(GPIO_BANK2_REG_SET_ADDR) = temp;
  324. /* Set the GPIO direction as output */
  325. temp = REG(GPIO_BANK2_REG_DIR_ADDR);
  326. temp &= ~(0x01 << 6);
  327. REG(GPIO_BANK2_REG_DIR_ADDR) = temp;
  328. return 0;
  329. }
  330. #endif /* CONFIG_DRIVER_TI_EMAC_USE_RMII */
  331. /*
  332. * Initializes on-board ethernet controllers.
  333. */
  334. int board_eth_init(bd_t *bis)
  335. {
  336. #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
  337. /* Select RMII fucntion through the expander */
  338. if (rmii_hw_init())
  339. printf("RMII hardware init failed!!!\n");
  340. #endif
  341. if (!davinci_emac_initialize()) {
  342. printf("Error: Ethernet init failed!\n");
  343. return -1;
  344. }
  345. return 0;
  346. }
  347. #endif /* CONFIG_DRIVER_TI_EMAC */