omap_hsmmc.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508
  1. /*
  2. * (C) Copyright 2008
  3. * Texas Instruments, <www.ti.com>
  4. * Sukumar Ghorai <s-ghorai@ti.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation's version 2 of
  12. * the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <config.h>
  25. #include <common.h>
  26. #include <mmc.h>
  27. #include <part.h>
  28. #include <i2c.h>
  29. #include <twl4030.h>
  30. #include <twl6030.h>
  31. #include <asm/io.h>
  32. #include <asm/arch/mmc_host_def.h>
  33. #include <asm/arch/sys_proto.h>
  34. /* If we fail after 1 second wait, something is really bad */
  35. #define MAX_RETRY_MS 1000
  36. static int mmc_read_data(hsmmc_t *mmc_base, char *buf, unsigned int size);
  37. static int mmc_write_data(hsmmc_t *mmc_base, const char *buf, unsigned int siz);
  38. static struct mmc hsmmc_dev[2];
  39. #if defined(CONFIG_OMAP44XX) && defined(CONFIG_TWL6030_POWER)
  40. static void omap4_vmmc_pbias_config(struct mmc *mmc)
  41. {
  42. u32 value = 0;
  43. struct omap4_sys_ctrl_regs *const ctrl =
  44. (struct omap4_sys_ctrl_regs *)SYSCTRL_GENERAL_CORE_BASE;
  45. value = readl(&ctrl->control_pbiaslite);
  46. value &= ~(MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ);
  47. writel(value, &ctrl->control_pbiaslite);
  48. /* set VMMC to 3V */
  49. twl6030_power_mmc_init();
  50. value = readl(&ctrl->control_pbiaslite);
  51. value |= MMC1_PBIASLITE_VMODE | MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ;
  52. writel(value, &ctrl->control_pbiaslite);
  53. }
  54. #endif
  55. unsigned char mmc_board_init(struct mmc *mmc)
  56. {
  57. #if defined(CONFIG_TWL4030_POWER)
  58. twl4030_power_mmc_init();
  59. #endif
  60. #if defined(CONFIG_OMAP34XX)
  61. t2_t *t2_base = (t2_t *)T2_BASE;
  62. struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
  63. writel(readl(&t2_base->pbias_lite) | PBIASLITEPWRDNZ1 |
  64. PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
  65. &t2_base->pbias_lite);
  66. writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
  67. &t2_base->devconf0);
  68. writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
  69. &t2_base->devconf1);
  70. writel(readl(&prcm_base->fclken1_core) |
  71. EN_MMC1 | EN_MMC2 | EN_MMC3,
  72. &prcm_base->fclken1_core);
  73. writel(readl(&prcm_base->iclken1_core) |
  74. EN_MMC1 | EN_MMC2 | EN_MMC3,
  75. &prcm_base->iclken1_core);
  76. #endif
  77. #if defined(CONFIG_OMAP44XX) && defined(CONFIG_TWL6030_POWER)
  78. /* PBIAS config needed for MMC1 only */
  79. if (mmc->block_dev.dev == 0)
  80. omap4_vmmc_pbias_config(mmc);
  81. #endif
  82. return 0;
  83. }
  84. void mmc_init_stream(hsmmc_t *mmc_base)
  85. {
  86. ulong start;
  87. writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);
  88. writel(MMC_CMD0, &mmc_base->cmd);
  89. start = get_timer(0);
  90. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  91. if (get_timer(0) - start > MAX_RETRY_MS) {
  92. printf("%s: timedout waiting for cc!\n", __func__);
  93. return;
  94. }
  95. }
  96. writel(CC_MASK, &mmc_base->stat)
  97. ;
  98. writel(MMC_CMD0, &mmc_base->cmd)
  99. ;
  100. start = get_timer(0);
  101. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  102. if (get_timer(0) - start > MAX_RETRY_MS) {
  103. printf("%s: timedout waiting for cc2!\n", __func__);
  104. return;
  105. }
  106. }
  107. writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
  108. }
  109. static int mmc_init_setup(struct mmc *mmc)
  110. {
  111. hsmmc_t *mmc_base = (hsmmc_t *)mmc->priv;
  112. unsigned int reg_val;
  113. unsigned int dsor;
  114. ulong start;
  115. mmc_board_init(mmc);
  116. writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
  117. &mmc_base->sysconfig);
  118. start = get_timer(0);
  119. while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
  120. if (get_timer(0) - start > MAX_RETRY_MS) {
  121. printf("%s: timedout waiting for cc2!\n", __func__);
  122. return TIMEOUT;
  123. }
  124. }
  125. writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
  126. start = get_timer(0);
  127. while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
  128. if (get_timer(0) - start > MAX_RETRY_MS) {
  129. printf("%s: timedout waiting for softresetall!\n",
  130. __func__);
  131. return TIMEOUT;
  132. }
  133. }
  134. writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
  135. writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
  136. &mmc_base->capa);
  137. reg_val = readl(&mmc_base->con) & RESERVED_MASK;
  138. writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
  139. MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
  140. HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);
  141. dsor = 240;
  142. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  143. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  144. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  145. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  146. start = get_timer(0);
  147. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  148. if (get_timer(0) - start > MAX_RETRY_MS) {
  149. printf("%s: timedout waiting for ics!\n", __func__);
  150. return TIMEOUT;
  151. }
  152. }
  153. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  154. writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);
  155. writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE |
  156. IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC,
  157. &mmc_base->ie);
  158. mmc_init_stream(mmc_base);
  159. return 0;
  160. }
  161. static int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  162. struct mmc_data *data)
  163. {
  164. hsmmc_t *mmc_base = (hsmmc_t *)mmc->priv;
  165. unsigned int flags, mmc_stat;
  166. ulong start;
  167. start = get_timer(0);
  168. while ((readl(&mmc_base->pstate) & DATI_MASK) == DATI_CMDDIS) {
  169. if (get_timer(0) - start > MAX_RETRY_MS) {
  170. printf("%s: timedout waiting for cmddis!\n", __func__);
  171. return TIMEOUT;
  172. }
  173. }
  174. writel(0xFFFFFFFF, &mmc_base->stat);
  175. start = get_timer(0);
  176. while (readl(&mmc_base->stat)) {
  177. if (get_timer(0) - start > MAX_RETRY_MS) {
  178. printf("%s: timedout waiting for stat!\n", __func__);
  179. return TIMEOUT;
  180. }
  181. }
  182. /*
  183. * CMDREG
  184. * CMDIDX[13:8] : Command index
  185. * DATAPRNT[5] : Data Present Select
  186. * ENCMDIDX[4] : Command Index Check Enable
  187. * ENCMDCRC[3] : Command CRC Check Enable
  188. * RSPTYP[1:0]
  189. * 00 = No Response
  190. * 01 = Length 136
  191. * 10 = Length 48
  192. * 11 = Length 48 Check busy after response
  193. */
  194. /* Delay added before checking the status of frq change
  195. * retry not supported by mmc.c(core file)
  196. */
  197. if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
  198. udelay(50000); /* wait 50 ms */
  199. if (!(cmd->resp_type & MMC_RSP_PRESENT))
  200. flags = 0;
  201. else if (cmd->resp_type & MMC_RSP_136)
  202. flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
  203. else if (cmd->resp_type & MMC_RSP_BUSY)
  204. flags = RSP_TYPE_LGHT48B;
  205. else
  206. flags = RSP_TYPE_LGHT48;
  207. /* enable default flags */
  208. flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
  209. MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE);
  210. if (cmd->resp_type & MMC_RSP_CRC)
  211. flags |= CCCE_CHECK;
  212. if (cmd->resp_type & MMC_RSP_OPCODE)
  213. flags |= CICE_CHECK;
  214. if (data) {
  215. if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
  216. (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
  217. flags |= (MSBS_MULTIBLK | BCE_ENABLE);
  218. data->blocksize = 512;
  219. writel(data->blocksize | (data->blocks << 16),
  220. &mmc_base->blk);
  221. } else
  222. writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);
  223. if (data->flags & MMC_DATA_READ)
  224. flags |= (DP_DATA | DDIR_READ);
  225. else
  226. flags |= (DP_DATA | DDIR_WRITE);
  227. }
  228. writel(cmd->cmdarg, &mmc_base->arg);
  229. writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);
  230. start = get_timer(0);
  231. do {
  232. mmc_stat = readl(&mmc_base->stat);
  233. if (get_timer(0) - start > MAX_RETRY_MS) {
  234. printf("%s : timeout: No status update\n", __func__);
  235. return TIMEOUT;
  236. }
  237. } while (!mmc_stat);
  238. if ((mmc_stat & IE_CTO) != 0)
  239. return TIMEOUT;
  240. else if ((mmc_stat & ERRI_MASK) != 0)
  241. return -1;
  242. if (mmc_stat & CC_MASK) {
  243. writel(CC_MASK, &mmc_base->stat);
  244. if (cmd->resp_type & MMC_RSP_PRESENT) {
  245. if (cmd->resp_type & MMC_RSP_136) {
  246. /* response type 2 */
  247. cmd->response[3] = readl(&mmc_base->rsp10);
  248. cmd->response[2] = readl(&mmc_base->rsp32);
  249. cmd->response[1] = readl(&mmc_base->rsp54);
  250. cmd->response[0] = readl(&mmc_base->rsp76);
  251. } else
  252. /* response types 1, 1b, 3, 4, 5, 6 */
  253. cmd->response[0] = readl(&mmc_base->rsp10);
  254. }
  255. }
  256. if (data && (data->flags & MMC_DATA_READ)) {
  257. mmc_read_data(mmc_base, data->dest,
  258. data->blocksize * data->blocks);
  259. } else if (data && (data->flags & MMC_DATA_WRITE)) {
  260. mmc_write_data(mmc_base, data->src,
  261. data->blocksize * data->blocks);
  262. }
  263. return 0;
  264. }
  265. static int mmc_read_data(hsmmc_t *mmc_base, char *buf, unsigned int size)
  266. {
  267. unsigned int *output_buf = (unsigned int *)buf;
  268. unsigned int mmc_stat;
  269. unsigned int count;
  270. /*
  271. * Start Polled Read
  272. */
  273. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  274. count /= 4;
  275. while (size) {
  276. ulong start = get_timer(0);
  277. do {
  278. mmc_stat = readl(&mmc_base->stat);
  279. if (get_timer(0) - start > MAX_RETRY_MS) {
  280. printf("%s: timedout waiting for status!\n",
  281. __func__);
  282. return TIMEOUT;
  283. }
  284. } while (mmc_stat == 0);
  285. if ((mmc_stat & ERRI_MASK) != 0)
  286. return 1;
  287. if (mmc_stat & BRR_MASK) {
  288. unsigned int k;
  289. writel(readl(&mmc_base->stat) | BRR_MASK,
  290. &mmc_base->stat);
  291. for (k = 0; k < count; k++) {
  292. *output_buf = readl(&mmc_base->data);
  293. output_buf++;
  294. }
  295. size -= (count*4);
  296. }
  297. if (mmc_stat & BWR_MASK)
  298. writel(readl(&mmc_base->stat) | BWR_MASK,
  299. &mmc_base->stat);
  300. if (mmc_stat & TC_MASK) {
  301. writel(readl(&mmc_base->stat) | TC_MASK,
  302. &mmc_base->stat);
  303. break;
  304. }
  305. }
  306. return 0;
  307. }
  308. static int mmc_write_data(hsmmc_t *mmc_base, const char *buf, unsigned int size)
  309. {
  310. unsigned int *input_buf = (unsigned int *)buf;
  311. unsigned int mmc_stat;
  312. unsigned int count;
  313. /*
  314. * Start Polled Read
  315. */
  316. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  317. count /= 4;
  318. while (size) {
  319. ulong start = get_timer(0);
  320. do {
  321. mmc_stat = readl(&mmc_base->stat);
  322. if (get_timer(0) - start > MAX_RETRY_MS) {
  323. printf("%s: timedout waiting for status!\n",
  324. __func__);
  325. return TIMEOUT;
  326. }
  327. } while (mmc_stat == 0);
  328. if ((mmc_stat & ERRI_MASK) != 0)
  329. return 1;
  330. if (mmc_stat & BWR_MASK) {
  331. unsigned int k;
  332. writel(readl(&mmc_base->stat) | BWR_MASK,
  333. &mmc_base->stat);
  334. for (k = 0; k < count; k++) {
  335. writel(*input_buf, &mmc_base->data);
  336. input_buf++;
  337. }
  338. size -= (count*4);
  339. }
  340. if (mmc_stat & BRR_MASK)
  341. writel(readl(&mmc_base->stat) | BRR_MASK,
  342. &mmc_base->stat);
  343. if (mmc_stat & TC_MASK) {
  344. writel(readl(&mmc_base->stat) | TC_MASK,
  345. &mmc_base->stat);
  346. break;
  347. }
  348. }
  349. return 0;
  350. }
  351. static void mmc_set_ios(struct mmc *mmc)
  352. {
  353. hsmmc_t *mmc_base = (hsmmc_t *)mmc->priv;
  354. unsigned int dsor = 0;
  355. ulong start;
  356. /* configue bus width */
  357. switch (mmc->bus_width) {
  358. case 8:
  359. writel(readl(&mmc_base->con) | DTW_8_BITMODE,
  360. &mmc_base->con);
  361. break;
  362. case 4:
  363. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  364. &mmc_base->con);
  365. writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
  366. &mmc_base->hctl);
  367. break;
  368. case 1:
  369. default:
  370. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  371. &mmc_base->con);
  372. writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
  373. &mmc_base->hctl);
  374. break;
  375. }
  376. /* configure clock with 96Mhz system clock.
  377. */
  378. if (mmc->clock != 0) {
  379. dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock);
  380. if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock)
  381. dsor++;
  382. }
  383. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  384. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  385. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  386. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  387. start = get_timer(0);
  388. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  389. if (get_timer(0) - start > MAX_RETRY_MS) {
  390. printf("%s: timedout waiting for ics!\n", __func__);
  391. return;
  392. }
  393. }
  394. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  395. }
  396. int omap_mmc_init(int dev_index)
  397. {
  398. struct mmc *mmc;
  399. mmc = &hsmmc_dev[dev_index];
  400. sprintf(mmc->name, "OMAP SD/MMC");
  401. mmc->send_cmd = mmc_send_cmd;
  402. mmc->set_ios = mmc_set_ios;
  403. mmc->init = mmc_init_setup;
  404. switch (dev_index) {
  405. case 0:
  406. mmc->priv = (hsmmc_t *)OMAP_HSMMC1_BASE;
  407. break;
  408. case 1:
  409. mmc->priv = (hsmmc_t *)OMAP_HSMMC2_BASE;
  410. break;
  411. case 2:
  412. mmc->priv = (hsmmc_t *)OMAP_HSMMC3_BASE;
  413. break;
  414. default:
  415. mmc->priv = (hsmmc_t *)OMAP_HSMMC1_BASE;
  416. return 1;
  417. }
  418. mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  419. mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS |
  420. MMC_MODE_HC;
  421. mmc->f_min = 400000;
  422. mmc->f_max = 52000000;
  423. mmc->b_max = 0;
  424. #if defined(CONFIG_OMAP34XX)
  425. /*
  426. * Silicon revs 2.1 and older do not support multiblock transfers.
  427. */
  428. if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
  429. mmc->b_max = 1;
  430. #endif
  431. mmc_register(mmc);
  432. return 0;
  433. }