board.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298
  1. /*
  2. * board.c
  3. *
  4. * Common board functions for AM33XX based boards
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <common.h>
  19. #include <errno.h>
  20. #include <asm/arch/cpu.h>
  21. #include <asm/arch/hardware.h>
  22. #include <asm/arch/omap.h>
  23. #include <asm/arch/ddr_defs.h>
  24. #include <asm/arch/clock.h>
  25. #include <asm/arch/gpio.h>
  26. #include <asm/arch/mmc_host_def.h>
  27. #include <asm/arch/sys_proto.h>
  28. #include <asm/io.h>
  29. #include <asm/omap_common.h>
  30. #include <asm/emif.h>
  31. #include <asm/gpio.h>
  32. #include <i2c.h>
  33. #include <miiphy.h>
  34. #include <cpsw.h>
  35. DECLARE_GLOBAL_DATA_PTR;
  36. struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
  37. struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
  38. static const struct gpio_bank gpio_bank_am33xx[4] = {
  39. { (void *)AM33XX_GPIO0_BASE, METHOD_GPIO_24XX },
  40. { (void *)AM33XX_GPIO1_BASE, METHOD_GPIO_24XX },
  41. { (void *)AM33XX_GPIO2_BASE, METHOD_GPIO_24XX },
  42. { (void *)AM33XX_GPIO3_BASE, METHOD_GPIO_24XX },
  43. };
  44. const struct gpio_bank *const omap_gpio_bank = gpio_bank_am33xx;
  45. /* MII mode defines */
  46. #define MII_MODE_ENABLE 0x0
  47. #define RGMII_MODE_ENABLE 0xA
  48. /* GPIO that controls power to DDR on EVM-SK */
  49. #define GPIO_DDR_VTT_EN 7
  50. static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
  51. static struct am335x_baseboard_id __attribute__((section (".data"))) header;
  52. static inline int board_is_bone(void)
  53. {
  54. return !strncmp(header.name, "A335BONE", HDR_NAME_LEN);
  55. }
  56. static inline int board_is_evm_sk(void)
  57. {
  58. return !strncmp("A335X_SK", header.name, HDR_NAME_LEN);
  59. }
  60. /*
  61. * Read header information from EEPROM into global structure.
  62. */
  63. static int read_eeprom(void)
  64. {
  65. /* Check if baseboard eeprom is available */
  66. if (i2c_probe(CONFIG_SYS_I2C_EEPROM_ADDR)) {
  67. puts("Could not probe the EEPROM; something fundamentally "
  68. "wrong on the I2C bus.\n");
  69. return -ENODEV;
  70. }
  71. /* read the eeprom using i2c */
  72. if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 2, (uchar *)&header,
  73. sizeof(header))) {
  74. puts("Could not read the EEPROM; something fundamentally"
  75. " wrong on the I2C bus.\n");
  76. return -EIO;
  77. }
  78. if (header.magic != 0xEE3355AA) {
  79. /*
  80. * read the eeprom using i2c again,
  81. * but use only a 1 byte address
  82. */
  83. if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 1,
  84. (uchar *)&header, sizeof(header))) {
  85. puts("Could not read the EEPROM; something "
  86. "fundamentally wrong on the I2C bus.\n");
  87. return -EIO;
  88. }
  89. if (header.magic != 0xEE3355AA) {
  90. printf("Incorrect magic number (0x%x) in EEPROM\n",
  91. header.magic);
  92. return -EINVAL;
  93. }
  94. }
  95. return 0;
  96. }
  97. /* UART Defines */
  98. #ifdef CONFIG_SPL_BUILD
  99. #define UART_RESET (0x1 << 1)
  100. #define UART_CLK_RUNNING_MASK 0x1
  101. #define UART_SMART_IDLE_EN (0x1 << 0x3)
  102. #endif
  103. /*
  104. * Determine what type of DDR we have.
  105. */
  106. static short inline board_memory_type(void)
  107. {
  108. /* The following boards are known to use DDR3. */
  109. if (board_is_evm_sk())
  110. return EMIF_REG_SDRAM_TYPE_DDR3;
  111. return EMIF_REG_SDRAM_TYPE_DDR2;
  112. }
  113. /*
  114. * early system init of muxing and clocks.
  115. */
  116. void s_init(void)
  117. {
  118. /* WDT1 is already running when the bootloader gets control
  119. * Disable it to avoid "random" resets
  120. */
  121. writel(0xAAAA, &wdtimer->wdtwspr);
  122. while (readl(&wdtimer->wdtwwps) != 0x0)
  123. ;
  124. writel(0x5555, &wdtimer->wdtwspr);
  125. while (readl(&wdtimer->wdtwwps) != 0x0)
  126. ;
  127. #ifdef CONFIG_SPL_BUILD
  128. /* Setup the PLLs and the clocks for the peripherals */
  129. pll_init();
  130. /* UART softreset */
  131. u32 regVal;
  132. enable_uart0_pin_mux();
  133. regVal = readl(&uart_base->uartsyscfg);
  134. regVal |= UART_RESET;
  135. writel(regVal, &uart_base->uartsyscfg);
  136. while ((readl(&uart_base->uartsyssts) &
  137. UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
  138. ;
  139. /* Disable smart idle */
  140. regVal = readl(&uart_base->uartsyscfg);
  141. regVal |= UART_SMART_IDLE_EN;
  142. writel(regVal, &uart_base->uartsyscfg);
  143. preloader_console_init();
  144. /* Initalize the board header */
  145. enable_i2c0_pin_mux();
  146. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  147. if (read_eeprom() < 0)
  148. puts("Could not get board ID.\n");
  149. enable_board_pin_mux(&header);
  150. if (board_is_evm_sk()) {
  151. /*
  152. * EVM SK 1.2A and later use gpio0_7 to enable DDR3.
  153. * This is safe enough to do on older revs.
  154. */
  155. gpio_request(GPIO_DDR_VTT_EN, "ddr_vtt_en");
  156. gpio_direction_output(GPIO_DDR_VTT_EN, 1);
  157. }
  158. config_ddr(board_memory_type());
  159. #endif
  160. }
  161. #if defined(CONFIG_OMAP_HSMMC) && !defined(CONFIG_SPL_BUILD)
  162. int board_mmc_init(bd_t *bis)
  163. {
  164. int ret;
  165. ret = omap_mmc_init(0, 0, 0);
  166. if (ret)
  167. return ret;
  168. return omap_mmc_init(1, 0, 0);
  169. }
  170. #endif
  171. void setup_clocks_for_console(void)
  172. {
  173. /* Not yet implemented */
  174. return;
  175. }
  176. /*
  177. * Basic board specific setup. Pinmux has been handled already.
  178. */
  179. int board_init(void)
  180. {
  181. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  182. if (read_eeprom() < 0)
  183. puts("Could not get board ID.\n");
  184. gd->bd->bi_boot_params = PHYS_DRAM_1 + 0x100;
  185. return 0;
  186. }
  187. #ifdef CONFIG_DRIVER_TI_CPSW
  188. static void cpsw_control(int enabled)
  189. {
  190. /* VTP can be added here */
  191. return;
  192. }
  193. static struct cpsw_slave_data cpsw_slaves[] = {
  194. {
  195. .slave_reg_ofs = 0x208,
  196. .sliver_reg_ofs = 0xd80,
  197. .phy_id = 0,
  198. },
  199. {
  200. .slave_reg_ofs = 0x308,
  201. .sliver_reg_ofs = 0xdc0,
  202. .phy_id = 1,
  203. },
  204. };
  205. static struct cpsw_platform_data cpsw_data = {
  206. .mdio_base = AM335X_CPSW_MDIO_BASE,
  207. .cpsw_base = AM335X_CPSW_BASE,
  208. .mdio_div = 0xff,
  209. .channels = 8,
  210. .cpdma_reg_ofs = 0x800,
  211. .slaves = 1,
  212. .slave_data = cpsw_slaves,
  213. .ale_reg_ofs = 0xd00,
  214. .ale_entries = 1024,
  215. .host_port_reg_ofs = 0x108,
  216. .hw_stats_reg_ofs = 0x900,
  217. .mac_control = (1 << 5),
  218. .control = cpsw_control,
  219. .host_port_num = 0,
  220. .version = CPSW_CTRL_VERSION_2,
  221. };
  222. int board_eth_init(bd_t *bis)
  223. {
  224. uint8_t mac_addr[6];
  225. uint32_t mac_hi, mac_lo;
  226. if (!eth_getenv_enetaddr("ethaddr", mac_addr)) {
  227. debug("<ethaddr> not set. Reading from E-fuse\n");
  228. /* try reading mac address from efuse */
  229. mac_lo = readl(&cdev->macid0l);
  230. mac_hi = readl(&cdev->macid0h);
  231. mac_addr[0] = mac_hi & 0xFF;
  232. mac_addr[1] = (mac_hi & 0xFF00) >> 8;
  233. mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
  234. mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
  235. mac_addr[4] = mac_lo & 0xFF;
  236. mac_addr[5] = (mac_lo & 0xFF00) >> 8;
  237. if (is_valid_ether_addr(mac_addr))
  238. eth_setenv_enetaddr("ethaddr", mac_addr);
  239. else
  240. return -1;
  241. }
  242. if (board_is_bone()) {
  243. writel(MII_MODE_ENABLE, &cdev->miisel);
  244. cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
  245. PHY_INTERFACE_MODE_MII;
  246. } else {
  247. writel(RGMII_MODE_ENABLE, &cdev->miisel);
  248. cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
  249. PHY_INTERFACE_MODE_RGMII;
  250. }
  251. return cpsw_register(&cpsw_data);
  252. }
  253. #endif