mx31ads.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. /*
  2. * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <netdev.h>
  24. #include <asm/io.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/imx-regs.h>
  27. DECLARE_GLOBAL_DATA_PTR;
  28. int dram_init(void)
  29. {
  30. /* dram_init must store complete ramsize in gd->ram_size */
  31. gd->ram_size = get_ram_size((void *)PHYS_SDRAM_1,
  32. PHYS_SDRAM_1_SIZE);
  33. return 0;
  34. }
  35. int board_early_init_f(void)
  36. {
  37. int i;
  38. /* CS0: Nor Flash */
  39. /*
  40. * CS0L and CS0A values are from the RedBoot sources by Freescale
  41. * and are also equal to those used by Sascha Hauer for the Phytec
  42. * i.MX31 board. CS0U is just a slightly optimized hardware default:
  43. * the only non-zero field "Wait State Control" is set to half the
  44. * default value.
  45. */
  46. __REG(CSCR_U(0)) = 0x00000f00;
  47. __REG(CSCR_L(0)) = 0x10000D03;
  48. __REG(CSCR_A(0)) = 0x00720900;
  49. /* setup pins for UART1 */
  50. mx31_gpio_mux(MUX_RXD1__UART1_RXD_MUX);
  51. mx31_gpio_mux(MUX_TXD1__UART1_TXD_MUX);
  52. mx31_gpio_mux(MUX_RTS1__UART1_RTS_B);
  53. mx31_gpio_mux(MUX_CTS1__UART1_CTS_B);
  54. /* SPI2 */
  55. mx31_gpio_mux(MUX_CSPI2_SS2__CSPI2_SS2_B);
  56. mx31_gpio_mux(MUX_CSPI2_SCLK__CSPI2_CLK);
  57. mx31_gpio_mux(MUX_CSPI2_SPI_RDY__CSPI2_DATAREADY_B);
  58. mx31_gpio_mux(MUX_CSPI2_MOSI__CSPI2_MOSI);
  59. mx31_gpio_mux(MUX_CSPI2_MISO__CSPI2_MISO);
  60. mx31_gpio_mux(MUX_CSPI2_SS0__CSPI2_SS0_B);
  61. mx31_gpio_mux(MUX_CSPI2_SS1__CSPI2_SS1_B);
  62. /* start SPI2 clock */
  63. __REG(CCM_CGR2) = __REG(CCM_CGR2) | (3 << 4);
  64. /* PBC setup */
  65. /* Enable UART transceivers also reset the Ethernet/external UART */
  66. readw(CS4_BASE + 4);
  67. writew(0x8023, CS4_BASE + 4);
  68. /* RedBoot also has an empty loop with 100000 iterations here -
  69. * clock doesn't run yet */
  70. for (i = 0; i < 100000; i++)
  71. ;
  72. /* Clear the reset, toggle the LEDs */
  73. writew(0xDF, CS4_BASE + 6);
  74. /* clock still doesn't run */
  75. for (i = 0; i < 100000; i++)
  76. ;
  77. /* See 1.5.4 in IMX31ADSE_PERI_BUS_CNTRL_CPLD_RM.pdf */
  78. readb(CS4_BASE + 8);
  79. readb(CS4_BASE + 7);
  80. readb(CS4_BASE + 8);
  81. readb(CS4_BASE + 7);
  82. return 0;
  83. }
  84. int board_init(void)
  85. {
  86. gd->bd->bi_arch_number = MACH_TYPE_MX31ADS; /* board id for linux */
  87. gd->bd->bi_boot_params = 0x80000100; /* adress of boot parameters */
  88. return 0;
  89. }
  90. int checkboard (void)
  91. {
  92. printf("Board: MX31ADS\n");
  93. return 0;
  94. }
  95. #ifdef CONFIG_CMD_NET
  96. int board_eth_init(bd_t *bis)
  97. {
  98. int rc = 0;
  99. #ifdef CONFIG_CS8900
  100. rc = cs8900_initialize(0, CONFIG_CS8900_BASE);
  101. #endif
  102. return rc;
  103. }
  104. #endif