MPC8360ERDK.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. * Dave Liu <daveliu@freescale.com>
  4. *
  5. * Copyright (C) 2007 Logic Product Development, Inc.
  6. * Peter Barada <peterb@logicpd.com>
  7. *
  8. * Copyright (C) 2007 MontaVista Software, Inc.
  9. * Anton Vorontsov <avorontsov@ru.mvista.com>
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. */
  16. #ifndef __CONFIG_H
  17. #define __CONFIG_H
  18. #undef DEBUG
  19. /*
  20. * High Level Configuration Options
  21. */
  22. #define CONFIG_E300 1 /* E300 family */
  23. #define CONFIG_QE 1 /* Has QE */
  24. #define CONFIG_MPC83XX 1 /* MPC83XX family */
  25. #define CONFIG_MPC8360 1 /* MPC8360 CPU specific */
  26. #define CONFIG_MPC8360ERDK 1 /* MPC8360ERDK board specific */
  27. /*
  28. * System Clock Setup
  29. */
  30. #ifdef CONFIG_CLKIN_33MHZ
  31. #define CONFIG_83XX_CLKIN 33000000
  32. #define CONFIG_SYS_CLK_FREQ 33000000
  33. #define PCI_33M 1
  34. #define HRCWL_CSB_TO_CLKIN_MPC8360ERDK HRCWL_CSB_TO_CLKIN_10X1
  35. #else
  36. #define CONFIG_83XX_CLKIN 66000000
  37. #define CONFIG_SYS_CLK_FREQ 66000000
  38. #define PCI_66M 1
  39. #define HRCWL_CSB_TO_CLKIN_MPC8360ERDK HRCWL_CSB_TO_CLKIN_5X1
  40. #endif /* CONFIG_CLKIN_33MHZ */
  41. /*
  42. * Hardware Reset Configuration Word
  43. */
  44. #define CFG_HRCW_LOW (\
  45. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  46. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  47. HRCWL_CSB_TO_CLKIN_MPC8360ERDK |\
  48. HRCWL_CORE_TO_CSB_2X1 |\
  49. HRCWL_CE_TO_PLL_1X15)
  50. #define CFG_HRCW_HIGH (\
  51. HRCWH_PCI_HOST |\
  52. HRCWH_PCI1_ARBITER_ENABLE |\
  53. HRCWH_PCICKDRV_ENABLE |\
  54. HRCWH_CORE_ENABLE |\
  55. HRCWH_FROM_0X00000100 |\
  56. HRCWH_BOOTSEQ_DISABLE |\
  57. HRCWH_SW_WATCHDOG_DISABLE |\
  58. HRCWH_ROM_LOC_LOCAL_16BIT |\
  59. HRCWH_SECONDARY_DDR_DISABLE |\
  60. HRCWH_BIG_ENDIAN |\
  61. HRCWH_LALE_EARLY)
  62. /*
  63. * System IO Config
  64. */
  65. #define CFG_SICRH 0x00000000
  66. #define CFG_SICRL 0x40000000
  67. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  68. #define CONFIG_BOARD_EARLY_INIT_R
  69. /*
  70. * IMMR new address
  71. */
  72. #define CFG_IMMR 0xE0000000
  73. /*
  74. * DDR Setup
  75. */
  76. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory */
  77. #define CFG_SDRAM_BASE CFG_DDR_BASE
  78. #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
  79. #define CFG_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
  80. DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
  81. #define CFG_83XX_DDR_USES_CS0
  82. #undef CONFIG_DDR_ECC /* support DDR ECC function */
  83. #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
  84. /*
  85. * DDRCDR - DDR Control Driver Register
  86. */
  87. #define CFG_DDRCDR_VALUE 0x80080001
  88. #undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup */
  89. /*
  90. * Manually set up DDR parameters
  91. */
  92. #define CONFIG_DDR_II
  93. #define CFG_DDR_SIZE 256 /* MB */
  94. #define CFG_DDRCDR 0x80080001
  95. #define CFG_DDR_CS0_BNDS 0x0000000f
  96. #define CFG_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | \
  97. CSCONFIG_COL_BIT_10)
  98. #define CFG_DDR_TIMING_0 0x00330903
  99. #define CFG_DDR_TIMING_1 0x3835a322
  100. #define CFG_DDR_TIMING_2 0x00104909
  101. #define CFG_DDR_TIMING_3 0x00000000
  102. #define CFG_DDR_CLK_CNTL 0x02000000
  103. #define CFG_DDR_MODE 0x47800432
  104. #define CFG_DDR_MODE2 0x8000c000
  105. #define CFG_DDR_INTERVAL 0x045b0100
  106. #define CFG_DDR_SDRAM_CFG 0x03000000
  107. #define CFG_DDR_SDRAM_CFG2 0x00001000
  108. /*
  109. * Memory test
  110. */
  111. #undef CFG_DRAM_TEST /* memory test, takes time */
  112. #define CFG_MEMTEST_START 0x00000000 /* memtest region */
  113. #define CFG_MEMTEST_END 0x00100000
  114. /*
  115. * The reserved memory
  116. */
  117. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  118. #define CFG_FLASH_BASE 0xFF800000 /* FLASH base address */
  119. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  120. #define CFG_RAMBOOT
  121. #else
  122. #undef CFG_RAMBOOT
  123. #endif
  124. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  125. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  126. /*
  127. * Initial RAM Base Address Setup
  128. */
  129. #define CFG_INIT_RAM_LOCK 1
  130. #define CFG_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  131. #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM */
  132. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  133. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  134. /*
  135. * Local Bus Configuration & Clock Setup
  136. */
  137. #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
  138. #define CFG_LBC_LBCR 0x00000000
  139. /*
  140. * FLASH on the Local Bus
  141. */
  142. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  143. #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
  144. #define CFG_FLASH_SIZE 8 /* max FLASH size is 32M */
  145. #define CFG_FLASH_PROTECTION 1 /* Use intel Flash protection. */
  146. #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* Window base at flash base */
  147. #define CFG_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
  148. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* Flash Base address */ \
  149. (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
  150. BR_V) /* valid */
  151. #define CFG_OR0_PRELIM ((~(CFG_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
  152. OR_GPCM_CSNT | OR_GPCM_ACS_0b11 | \
  153. OR_GPCM_XACS | OR_GPCM_SCY_15 | \
  154. OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
  155. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  156. #define CFG_MAX_FLASH_SECT 256 /* max sectors per device */
  157. #undef CFG_FLASH_CHECKSUM
  158. /*
  159. * NAND flash on the local bus
  160. */
  161. #define CFG_NAND_BASE 0x60000000
  162. #define CFG_LBLAWBAR1_PRELIM CFG_NAND_BASE
  163. #define CFG_LBLAWAR1_PRELIM 0x8000001b /* Access window size 4K */
  164. /* Port size 8 bit, UPMA */
  165. #define CFG_BR1_PRELIM (CFG_NAND_BASE | 0x00000881)
  166. #define CFG_OR1_PRELIM 0xfc000001
  167. /*
  168. * Fujitsu MB86277 (MINT) graphics controller
  169. */
  170. #define CFG_VIDEO_BASE 0x70000000
  171. #define CFG_LBLAWBAR2_PRELIM CFG_VIDEO_BASE
  172. #define CFG_LBLAWAR2_PRELIM 0x80000019 /* Access window size 64MB */
  173. /* Port size 32 bit, UPMB */
  174. #define CFG_BR2_PRELIM (CFG_VIDEO_BASE | 0x000018a1) /* PS=11, UPMB */
  175. #define CFG_OR2_PRELIM 0xfc000001 /* (64MB, EAD=1) */
  176. /*
  177. * Serial Port
  178. */
  179. #define CONFIG_CONS_INDEX 1
  180. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  181. #define CFG_NS16550
  182. #define CFG_NS16550_SERIAL
  183. #define CFG_NS16550_REG_SIZE 1
  184. #define CFG_NS16550_CLK get_bus_freq(0)
  185. #define CFG_BAUDRATE_TABLE \
  186. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200,}
  187. #define CFG_NS16550_COM1 (CFG_IMMR+0x4500)
  188. #define CFG_NS16550_COM2 (CFG_IMMR+0x4600)
  189. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  190. /* Use the HUSH parser */
  191. #define CFG_HUSH_PARSER
  192. #ifdef CFG_HUSH_PARSER
  193. #define CFG_PROMPT_HUSH_PS2 "> "
  194. #endif
  195. /* Pass open firmware flat tree */
  196. #define CONFIG_OF_LIBFDT 1
  197. #define CONFIG_OF_BOARD_SETUP 1
  198. /* I2C */
  199. #define CONFIG_HARD_I2C /* I2C with hardware support */
  200. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  201. #define CONFIG_FSL_I2C
  202. #define CONFIG_I2C_MULTI_BUS
  203. #define CONFIG_I2C_CMD_TREE
  204. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  205. #define CFG_I2C_SLAVE 0x7F
  206. #define CFG_I2C_NOPROBES {0x52} /* Don't probe these addrs */
  207. #define CFG_I2C_OFFSET 0x3000
  208. #define CFG_I2C2_OFFSET 0x3100
  209. /*
  210. * General PCI
  211. * Addresses are mapped 1-1.
  212. */
  213. #define CONFIG_PCI
  214. #define CONFIG_83XX_GENERIC_PCI 1
  215. #define CFG_PCI1_MEM_BASE 0x80000000
  216. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  217. #define CFG_PCI1_MEM_SIZE 0x10000000 /* 256M */
  218. #define CFG_PCI1_MMIO_BASE 0x90000000
  219. #define CFG_PCI1_MMIO_PHYS CFG_PCI1_MMIO_BASE
  220. #define CFG_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  221. #define CFG_PCI1_IO_BASE 0xE0300000
  222. #define CFG_PCI1_IO_PHYS 0xE0300000
  223. #define CFG_PCI1_IO_SIZE 0x100000 /* 1M */
  224. #ifdef CONFIG_PCI
  225. #define CONFIG_NET_MULTI
  226. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  227. #undef CONFIG_EEPRO100
  228. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  229. #define CFG_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  230. #endif /* CONFIG_PCI */
  231. #ifndef CONFIG_NET_MULTI
  232. #define CONFIG_NET_MULTI 1
  233. #endif
  234. /*
  235. * QE UEC ethernet configuration
  236. */
  237. #define CONFIG_UEC_ETH
  238. #define CONFIG_ETHPRIME "Freescale GETH"
  239. #define CONFIG_UEC_ETH1 /* GETH1 */
  240. #ifdef CONFIG_UEC_ETH1
  241. #define CFG_UEC1_UCC_NUM 0 /* UCC1 */
  242. #define CFG_UEC1_RX_CLK QE_CLK_NONE
  243. #define CFG_UEC1_TX_CLK QE_CLK9
  244. #define CFG_UEC1_ETH_TYPE GIGA_ETH
  245. #define CFG_UEC1_PHY_ADDR 2
  246. #define CFG_UEC1_INTERFACE_MODE ENET_1000_GMII
  247. #endif
  248. #define CONFIG_UEC_ETH2 /* GETH2 */
  249. #ifdef CONFIG_UEC_ETH2
  250. #define CFG_UEC2_UCC_NUM 1 /* UCC2 */
  251. #define CFG_UEC2_RX_CLK QE_CLK_NONE
  252. #define CFG_UEC2_TX_CLK QE_CLK4
  253. #define CFG_UEC2_ETH_TYPE GIGA_ETH
  254. #define CFG_UEC2_PHY_ADDR 4
  255. #define CFG_UEC2_INTERFACE_MODE ENET_1000_GMII
  256. #endif
  257. /*
  258. * Environment
  259. */
  260. #ifndef CFG_RAMBOOT
  261. #define CFG_ENV_IS_IN_FLASH 1
  262. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  263. #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  264. #define CFG_ENV_SIZE 0x20000
  265. #else /* CFG_RAMBOOT */
  266. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  267. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  268. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  269. #define CFG_ENV_SIZE 0x2000
  270. #endif /* CFG_RAMBOOT */
  271. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  272. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  273. /*
  274. * BOOTP options
  275. */
  276. #define CONFIG_BOOTP_BOOTFILESIZE
  277. #define CONFIG_BOOTP_BOOTPATH
  278. #define CONFIG_BOOTP_GATEWAY
  279. #define CONFIG_BOOTP_HOSTNAME
  280. /*
  281. * Command line configuration.
  282. */
  283. #include <config_cmd_default.h>
  284. #define CONFIG_CMD_PING
  285. #define CONFIG_CMD_I2C
  286. #define CONFIG_CMD_ASKENV
  287. #if defined(CONFIG_PCI)
  288. #define CONFIG_CMD_PCI
  289. #endif
  290. #if defined(CFG_RAMBOOT)
  291. #undef CONFIG_CMD_ENV
  292. #undef CONFIG_CMD_LOADS
  293. #endif
  294. #undef CONFIG_WATCHDOG /* watchdog disabled */
  295. /*
  296. * Miscellaneous configurable options
  297. */
  298. #define CFG_LONGHELP /* undef to save memory */
  299. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  300. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  301. #if defined(CONFIG_CMD_KGDB)
  302. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  303. #else
  304. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  305. #endif
  306. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  307. #define CFG_MAXARGS 16 /* max number of command args */
  308. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  309. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  310. /*
  311. * For booting Linux, the board info and command line data
  312. * have to be in the first 8 MB of memory, since this is
  313. * the maximum mapped by the Linux kernel during initialization.
  314. */
  315. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  316. /*
  317. * Core HID Setup
  318. */
  319. #define CFG_HID0_INIT 0x000000000
  320. #define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
  321. #define CFG_HID2 HID2_HBE
  322. /*
  323. * Cache Config
  324. */
  325. #define CFG_DCACHE_SIZE 32768
  326. #define CFG_CACHELINE_SIZE 32
  327. #if defined(CONFIG_CMD_KGDB)
  328. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value */
  329. #endif
  330. /*
  331. * MMU Setup
  332. */
  333. /* DDR: cache cacheable */
  334. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  335. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  336. #define CFG_DBAT0L CFG_IBAT0L
  337. #define CFG_DBAT0U CFG_IBAT0U
  338. /* IMMRBAR & PCI IO: cache-inhibit and guarded */
  339. #define CFG_IBAT1L (CFG_IMMR | BATL_PP_10 | \
  340. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  341. #define CFG_IBAT1U (CFG_IMMR | BATU_BL_4M | BATU_VS | BATU_VP)
  342. #define CFG_DBAT1L CFG_IBAT1L
  343. #define CFG_DBAT1U CFG_IBAT1U
  344. /* NAND: cache-inhibit and guarded */
  345. #define CFG_IBAT2L (CFG_NAND_BASE | BATL_PP_10 | BATL_CACHEINHIBIT |\
  346. BATL_GUARDEDSTORAGE)
  347. #define CFG_IBAT2U (CFG_NAND_BASE | BATU_BL_64M | BATU_VS | BATU_VP)
  348. #define CFG_DBAT2L CFG_IBAT2L
  349. #define CFG_DBAT2U CFG_IBAT2U
  350. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  351. #define CFG_IBAT3L (CFG_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  352. #define CFG_IBAT3U (CFG_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
  353. #define CFG_DBAT3L (CFG_FLASH_BASE | BATL_PP_10 | \
  354. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  355. #define CFG_DBAT3U CFG_IBAT3U
  356. /* Stack in dcache: cacheable, no memory coherence */
  357. #define CFG_IBAT4L (CFG_INIT_RAM_ADDR | BATL_PP_10)
  358. #define CFG_IBAT4U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  359. #define CFG_DBAT4L CFG_IBAT4L
  360. #define CFG_DBAT4U CFG_IBAT4U
  361. #define CFG_IBAT5L (CFG_VIDEO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | \
  362. BATL_GUARDEDSTORAGE)
  363. #define CFG_IBAT5U (CFG_VIDEO_BASE | BATU_BL_64M | BATU_VS | BATU_VP)
  364. #define CFG_DBAT5L CFG_IBAT5L
  365. #define CFG_DBAT5U CFG_IBAT5U
  366. #ifdef CONFIG_PCI
  367. /* PCI MEM space: cacheable */
  368. #define CFG_IBAT6L (CFG_PCI1_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
  369. #define CFG_IBAT6U (CFG_PCI1_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  370. #define CFG_DBAT6L CFG_IBAT6L
  371. #define CFG_DBAT6U CFG_IBAT6U
  372. /* PCI MMIO space: cache-inhibit and guarded */
  373. #define CFG_IBAT7L (CFG_PCI1_MMIO_PHYS | BATL_PP_10 | \
  374. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  375. #define CFG_IBAT7U (CFG_PCI1_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  376. #define CFG_DBAT7L CFG_IBAT7L
  377. #define CFG_DBAT7U CFG_IBAT7U
  378. #else /* CONFIG_PCI */
  379. #define CFG_IBAT6L (0)
  380. #define CFG_IBAT6U (0)
  381. #define CFG_IBAT7L (0)
  382. #define CFG_IBAT7U (0)
  383. #define CFG_DBAT6L CFG_IBAT6L
  384. #define CFG_DBAT6U CFG_IBAT6U
  385. #define CFG_DBAT7L CFG_IBAT7L
  386. #define CFG_DBAT7U CFG_IBAT7U
  387. #endif /* CONFIG_PCI */
  388. /*
  389. * Internal Definitions
  390. *
  391. * Boot Flags
  392. */
  393. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  394. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  395. #if defined(CONFIG_CMD_KGDB)
  396. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  397. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  398. #endif
  399. /*
  400. * Environment Configuration
  401. */
  402. #define CONFIG_ENV_OVERWRITE
  403. #if defined(CONFIG_UEC_ETH)
  404. #define CONFIG_HAS_ETH0
  405. #define CONFIG_HAS_ETH1
  406. #define CONFIG_HAS_ETH2
  407. #define CONFIG_HAS_ETH3
  408. #define CONFIG_ETHADDR 00:04:9f:ef:01:01
  409. #define CONFIG_ETH1ADDR 00:04:9f:ef:01:02
  410. #define CONFIG_ETH2ADDR 00:04:9f:ef:01:03
  411. #define CONFIG_ETH3ADDR 00:04:9f:ef:01:04
  412. #endif
  413. #define CONFIG_BAUDRATE 115200
  414. #define CONFIG_LOADADDR a00000
  415. #define CONFIG_HOSTNAME mpc8360erdk
  416. #define CONFIG_BOOTFILE uImage
  417. #define CONFIG_IPADDR 10.0.0.99
  418. #define CONFIG_SERVERIP 10.0.0.2
  419. #define CONFIG_GATEWAYIP 10.0.0.2
  420. #define CONFIG_NETMASK 255.255.255.0
  421. #define CONFIG_ROOTPATH /nfsroot/
  422. #define CONFIG_BOOTDELAY 2 /* -1 disables auto-boot */
  423. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  424. #define CONFIG_EXTRA_ENV_SETTINGS \
  425. "netdev=eth0\0"\
  426. "consoledev=ttyS0\0"\
  427. "loadaddr=a00000\0"\
  428. "fdtaddr=900000\0"\
  429. "bootfile=uImage\0"\
  430. "fdtfile=dtb\0"\
  431. "fsfile=fs\0"\
  432. "ubootfile=u-boot.bin\0"\
  433. "setbootargs=setenv bootargs console=$consoledev,$baudrate "\
  434. "$mtdparts panic=1\0"\
  435. "adddhcpargs=setenv bootargs $bootargs ip=on\0"\
  436. "addnfsargs=setenv bootargs $bootargs ip=$ipaddr:$serverip:"\
  437. "$gatewayip:$netmask:$hostname:$netdev:off "\
  438. "root=/dev/nfs rw nfsroot=$serverip:$rootpath\0"\
  439. "tftp_get_uboot=tftp 100000 $ubootfile\0"\
  440. "tftp_get_kernel=tftp $loadaddr $bootfile\0"\
  441. "tftp_get_dtb=tftp $fdtaddr $fdtfile\0"\
  442. "tftp_get_fs=tftp c00000 $fsfile\0"\
  443. "nor_reflash=protect off ff800000 ff87ffff ; erase ff800000 ff87ffff ; "\
  444. "cp.b 100000 ff800000 $filesize\0"\
  445. "boot_m=bootm $loadaddr - $fdtaddr\0"\
  446. "dhcpboot=run setbootargs adddhcpargs tftp_get_kernel tftp_get_dtb "\
  447. "boot_m\0"\
  448. "nfsboot=run setbootargs addnfsargs tftp_get_kernel tftp_get_dtb "\
  449. "boot_m\0"\
  450. ""
  451. #define CONFIG_BOOTCOMMAND "run dhcpboot"
  452. #endif /* __CONFIG_H */