MPC8349EMDS.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758
  1. /*
  2. * (C) Copyright 2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * mpc8349emds board configuration file
  25. *
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. #undef DEBUG
  30. /*
  31. * High Level Configuration Options
  32. */
  33. #define CONFIG_E300 1 /* E300 Family */
  34. #define CONFIG_MPC83XX 1 /* MPC83XX family */
  35. #define CONFIG_MPC834X 1 /* MPC834X family */
  36. #define CONFIG_MPC8349 1 /* MPC8349 specific */
  37. #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */
  38. #undef CONFIG_PCI
  39. #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
  40. #define PCI_66M
  41. #ifdef PCI_66M
  42. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  43. #else
  44. #define CONFIG_83XX_CLKIN 33000000 /* in Hz */
  45. #endif
  46. #ifndef CONFIG_SYS_CLK_FREQ
  47. #ifdef PCI_66M
  48. #define CONFIG_SYS_CLK_FREQ 66000000
  49. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
  50. #else
  51. #define CONFIG_SYS_CLK_FREQ 33000000
  52. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
  53. #endif
  54. #endif
  55. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  56. #define CFG_IMMR 0xE0000000
  57. #undef CFG_DRAM_TEST /* memory test, takes time */
  58. #define CFG_MEMTEST_START 0x00000000 /* memtest region */
  59. #define CFG_MEMTEST_END 0x00100000
  60. /*
  61. * DDR Setup
  62. */
  63. #define CONFIG_DDR_ECC /* support DDR ECC function */
  64. #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
  65. #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
  66. /*
  67. * 32-bit data path mode.
  68. *
  69. * Please note that using this mode for devices with the real density of 64-bit
  70. * effectively reduces the amount of available memory due to the effect of
  71. * wrapping around while translating address to row/columns, for example in the
  72. * 256MB module the upper 128MB get aliased with contents of the lower
  73. * 128MB); normally this define should be used for devices with real 32-bit
  74. * data path.
  75. */
  76. #undef CONFIG_DDR_32BIT
  77. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/
  78. #define CFG_SDRAM_BASE CFG_DDR_BASE
  79. #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
  80. #define CFG_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
  81. DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
  82. #undef CONFIG_DDR_2T_TIMING
  83. /*
  84. * DDRCDR - DDR Control Driver Register
  85. */
  86. #define CFG_DDRCDR_VALUE 0x80080001
  87. #if defined(CONFIG_SPD_EEPROM)
  88. /*
  89. * Determine DDR configuration from I2C interface.
  90. */
  91. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  92. #else
  93. /*
  94. * Manually set up DDR parameters
  95. */
  96. #define CFG_DDR_SIZE 256 /* MB */
  97. #if defined(CONFIG_DDR_II)
  98. #define CFG_DDRCDR 0x80080001
  99. #define CFG_DDR_CS2_BNDS 0x0000000f
  100. #define CFG_DDR_CS2_CONFIG 0x80330102
  101. #define CFG_DDR_TIMING_0 0x00220802
  102. #define CFG_DDR_TIMING_1 0x38357322
  103. #define CFG_DDR_TIMING_2 0x2f9048c8
  104. #define CFG_DDR_TIMING_3 0x00000000
  105. #define CFG_DDR_CLK_CNTL 0x02000000
  106. #define CFG_DDR_MODE 0x47d00432
  107. #define CFG_DDR_MODE2 0x8000c000
  108. #define CFG_DDR_INTERVAL 0x03cf0080
  109. #define CFG_DDR_SDRAM_CFG 0x43000000
  110. #define CFG_DDR_SDRAM_CFG2 0x00401000
  111. #else
  112. #define CFG_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
  113. #define CFG_DDR_TIMING_1 0x36332321
  114. #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  115. #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
  116. #define CFG_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
  117. #if defined(CONFIG_DDR_32BIT)
  118. /* set burst length to 8 for 32-bit data path */
  119. #define CFG_DDR_MODE 0x00000023 /* DLL,normal,seq,4/2.5, 8 burst len */
  120. #else
  121. /* the default burst length is 4 - for 64-bit data path */
  122. #define CFG_DDR_MODE 0x00000022 /* DLL,normal,seq,4/2.5, 4 burst len */
  123. #endif
  124. #endif
  125. #endif
  126. /*
  127. * SDRAM on the Local Bus
  128. */
  129. #define CFG_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
  130. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  131. /*
  132. * FLASH on the Local Bus
  133. */
  134. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  135. #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
  136. #define CFG_FLASH_BASE 0xFE000000 /* start of FLASH */
  137. #define CFG_FLASH_SIZE 32 /* max flash size in MB */
  138. /* #define CFG_FLASH_USE_BUFFER_WRITE */
  139. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* flash Base address */ \
  140. (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
  141. BR_V) /* valid */
  142. #define CFG_OR0_PRELIM ((~(CFG_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
  143. OR_GPCM_CSNT | OR_GPCM_ACS_0b11 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \
  144. OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
  145. #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* window base at flash base */
  146. #define CFG_LBLAWAR0_PRELIM 0x80000018 /* 32 MB window size */
  147. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  148. #define CFG_MAX_FLASH_SECT 256 /* max sectors per device */
  149. #undef CFG_FLASH_CHECKSUM
  150. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  151. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  152. #define CFG_MID_FLASH_JUMP 0x7F000000
  153. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  154. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  155. #define CFG_RAMBOOT
  156. #else
  157. #undef CFG_RAMBOOT
  158. #endif
  159. /*
  160. * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
  161. */
  162. #define CFG_BCSR 0xE2400000
  163. #define CFG_LBLAWBAR1_PRELIM CFG_BCSR /* Access window base at BCSR base */
  164. #define CFG_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */
  165. #define CFG_BR1_PRELIM (CFG_BCSR|0x00000801) /* Port-size=8bit, MSEL=GPCM */
  166. #define CFG_OR1_PRELIM 0xFFFFE8F0 /* length 32K */
  167. #define CONFIG_L1_INIT_RAM
  168. #define CFG_INIT_RAM_LOCK 1
  169. #define CFG_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
  170. #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/
  171. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  172. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  173. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  174. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  175. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  176. /*
  177. * Local Bus LCRR and LBCR regs
  178. * LCRR: DLL bypass, Clock divider is 4
  179. * External Local Bus rate is
  180. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  181. */
  182. #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
  183. #define CFG_LBC_LBCR 0x00000000
  184. /*
  185. * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory.
  186. * if board has SRDAM on local bus, you can define CFG_LB_SDRAM
  187. */
  188. #undef CFG_LB_SDRAM
  189. #ifdef CFG_LB_SDRAM
  190. /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */
  191. /*
  192. * Base Register 2 and Option Register 2 configure SDRAM.
  193. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
  194. *
  195. * For BR2, need:
  196. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  197. * port-size = 32-bits = BR2[19:20] = 11
  198. * no parity checking = BR2[21:22] = 00
  199. * SDRAM for MSEL = BR2[24:26] = 011
  200. * Valid = BR[31] = 1
  201. *
  202. * 0 4 8 12 16 20 24 28
  203. * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
  204. *
  205. * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
  206. * FIXME: the top 17 bits of BR2.
  207. */
  208. #define CFG_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */
  209. #define CFG_LBLAWBAR2_PRELIM 0xF0000000
  210. #define CFG_LBLAWAR2_PRELIM 0x80000019 /* 64M */
  211. /*
  212. * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
  213. *
  214. * For OR2, need:
  215. * 64MB mask for AM, OR2[0:7] = 1111 1100
  216. * XAM, OR2[17:18] = 11
  217. * 9 columns OR2[19-21] = 010
  218. * 13 rows OR2[23-25] = 100
  219. * EAD set for extra time OR[31] = 1
  220. *
  221. * 0 4 8 12 16 20 24 28
  222. * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
  223. */
  224. #define CFG_OR2_PRELIM 0xFC006901
  225. #define CFG_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
  226. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
  227. /*
  228. * LSDMR masks
  229. */
  230. #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
  231. #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
  232. #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
  233. #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
  234. #define CFG_LBC_LSDMR_RFCR8 (5 << (31 - 16))
  235. #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
  236. #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
  237. #define CFG_LBC_LSDMR_PRETOACT6 (5 << (31 - 19))
  238. #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
  239. #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
  240. #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
  241. #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
  242. #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
  243. #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
  244. #define CFG_LBC_LSDMR_WRC3 (3 << (31 - 27))
  245. #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
  246. #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
  247. #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
  248. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  249. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  250. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  251. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  252. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  253. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  254. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  255. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  256. #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFEN \
  257. | CFG_LBC_LSDMR_BSMA1516 \
  258. | CFG_LBC_LSDMR_RFCR8 \
  259. | CFG_LBC_LSDMR_PRETOACT6 \
  260. | CFG_LBC_LSDMR_ACTTORW3 \
  261. | CFG_LBC_LSDMR_BL8 \
  262. | CFG_LBC_LSDMR_WRC3 \
  263. | CFG_LBC_LSDMR_CL3 \
  264. )
  265. /*
  266. * SDRAM Controller configuration sequence.
  267. */
  268. #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
  269. | CFG_LBC_LSDMR_OP_PCHALL)
  270. #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
  271. | CFG_LBC_LSDMR_OP_ARFRSH)
  272. #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
  273. | CFG_LBC_LSDMR_OP_ARFRSH)
  274. #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
  275. | CFG_LBC_LSDMR_OP_MRW)
  276. #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
  277. | CFG_LBC_LSDMR_OP_NORMAL)
  278. #endif
  279. /*
  280. * Serial Port
  281. */
  282. #define CONFIG_CONS_INDEX 1
  283. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  284. #define CFG_NS16550
  285. #define CFG_NS16550_SERIAL
  286. #define CFG_NS16550_REG_SIZE 1
  287. #define CFG_NS16550_CLK get_bus_freq(0)
  288. #define CFG_BAUDRATE_TABLE \
  289. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  290. #define CFG_NS16550_COM1 (CFG_IMMR+0x4500)
  291. #define CFG_NS16550_COM2 (CFG_IMMR+0x4600)
  292. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  293. /* Use the HUSH parser */
  294. #define CFG_HUSH_PARSER
  295. #ifdef CFG_HUSH_PARSER
  296. #define CFG_PROMPT_HUSH_PS2 "> "
  297. #endif
  298. /* pass open firmware flat tree */
  299. #define CONFIG_OF_LIBFDT 1
  300. #define CONFIG_OF_BOARD_SETUP 1
  301. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  302. /* I2C */
  303. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  304. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  305. #define CONFIG_FSL_I2C
  306. #define CONFIG_I2C_MULTI_BUS
  307. #define CONFIG_I2C_CMD_TREE
  308. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  309. #define CFG_I2C_SLAVE 0x7F
  310. #define CFG_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
  311. #define CFG_I2C_OFFSET 0x3000
  312. #define CFG_I2C2_OFFSET 0x3100
  313. /* TSEC */
  314. #define CFG_TSEC1_OFFSET 0x24000
  315. #define CFG_TSEC1 (CFG_IMMR+CFG_TSEC1_OFFSET)
  316. #define CFG_TSEC2_OFFSET 0x25000
  317. #define CFG_TSEC2 (CFG_IMMR+CFG_TSEC2_OFFSET)
  318. /* USB */
  319. #define CFG_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
  320. /*
  321. * General PCI
  322. * Addresses are mapped 1-1.
  323. */
  324. #define CFG_PCI1_MEM_BASE 0x80000000
  325. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  326. #define CFG_PCI1_MEM_SIZE 0x10000000 /* 256M */
  327. #define CFG_PCI1_MMIO_BASE 0x90000000
  328. #define CFG_PCI1_MMIO_PHYS CFG_PCI1_MMIO_BASE
  329. #define CFG_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  330. #define CFG_PCI1_IO_BASE 0x00000000
  331. #define CFG_PCI1_IO_PHYS 0xE2000000
  332. #define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */
  333. #define CFG_PCI2_MEM_BASE 0xA0000000
  334. #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
  335. #define CFG_PCI2_MEM_SIZE 0x10000000 /* 256M */
  336. #define CFG_PCI2_MMIO_BASE 0xB0000000
  337. #define CFG_PCI2_MMIO_PHYS CFG_PCI2_MMIO_BASE
  338. #define CFG_PCI2_MMIO_SIZE 0x10000000 /* 256M */
  339. #define CFG_PCI2_IO_BASE 0x00000000
  340. #define CFG_PCI2_IO_PHYS 0xE2100000
  341. #define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */
  342. #if defined(CONFIG_PCI)
  343. #define PCI_ONE_PCI1
  344. #if defined(PCI_64BIT)
  345. #undef PCI_ALL_PCI1
  346. #undef PCI_TWO_PCI1
  347. #undef PCI_ONE_PCI1
  348. #endif
  349. #define CONFIG_NET_MULTI
  350. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  351. #undef CONFIG_EEPRO100
  352. #undef CONFIG_TULIP
  353. #if !defined(CONFIG_PCI_PNP)
  354. #define PCI_ENET0_IOADDR 0xFIXME
  355. #define PCI_ENET0_MEMADDR 0xFIXME
  356. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  357. #endif
  358. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  359. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  360. #endif /* CONFIG_PCI */
  361. /*
  362. * TSEC configuration
  363. */
  364. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  365. #if defined(CONFIG_TSEC_ENET)
  366. #ifndef CONFIG_NET_MULTI
  367. #define CONFIG_NET_MULTI 1
  368. #endif
  369. #define CONFIG_GMII 1 /* MII PHY management */
  370. #define CONFIG_TSEC1 1
  371. #define CONFIG_TSEC1_NAME "TSEC0"
  372. #define CONFIG_TSEC2 1
  373. #define CONFIG_TSEC2_NAME "TSEC1"
  374. #define TSEC1_PHY_ADDR 0
  375. #define TSEC2_PHY_ADDR 1
  376. #define TSEC1_PHYIDX 0
  377. #define TSEC2_PHYIDX 0
  378. #define TSEC1_FLAGS TSEC_GIGABIT
  379. #define TSEC2_FLAGS TSEC_GIGABIT
  380. /* Options are: TSEC[0-1] */
  381. #define CONFIG_ETHPRIME "TSEC0"
  382. #endif /* CONFIG_TSEC_ENET */
  383. /*
  384. * Configure on-board RTC
  385. */
  386. #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
  387. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  388. /*
  389. * Environment
  390. */
  391. #ifndef CFG_RAMBOOT
  392. #define CFG_ENV_IS_IN_FLASH 1
  393. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  394. #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  395. #define CFG_ENV_SIZE 0x2000
  396. /* Address and size of Redundant Environment Sector */
  397. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  398. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  399. #else
  400. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  401. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  402. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  403. #define CFG_ENV_SIZE 0x2000
  404. #endif
  405. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  406. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  407. /*
  408. * BOOTP options
  409. */
  410. #define CONFIG_BOOTP_BOOTFILESIZE
  411. #define CONFIG_BOOTP_BOOTPATH
  412. #define CONFIG_BOOTP_GATEWAY
  413. #define CONFIG_BOOTP_HOSTNAME
  414. /*
  415. * Command line configuration.
  416. */
  417. #include <config_cmd_default.h>
  418. #define CONFIG_CMD_PING
  419. #define CONFIG_CMD_I2C
  420. #define CONFIG_CMD_DATE
  421. #define CONFIG_CMD_MII
  422. #if defined(CONFIG_PCI)
  423. #define CONFIG_CMD_PCI
  424. #endif
  425. #if defined(CFG_RAMBOOT)
  426. #undef CONFIG_CMD_ENV
  427. #undef CONFIG_CMD_LOADS
  428. #endif
  429. #undef CONFIG_WATCHDOG /* watchdog disabled */
  430. /*
  431. * Miscellaneous configurable options
  432. */
  433. #define CFG_LONGHELP /* undef to save memory */
  434. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  435. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  436. #if defined(CONFIG_CMD_KGDB)
  437. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  438. #else
  439. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  440. #endif
  441. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  442. #define CFG_MAXARGS 16 /* max number of command args */
  443. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  444. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  445. /*
  446. * For booting Linux, the board info and command line data
  447. * have to be in the first 8 MB of memory, since this is
  448. * the maximum mapped by the Linux kernel during initialization.
  449. */
  450. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  451. #define CFG_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  452. #if 1 /*528/264*/
  453. #define CFG_HRCW_LOW (\
  454. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  455. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  456. HRCWL_CSB_TO_CLKIN |\
  457. HRCWL_VCO_1X2 |\
  458. HRCWL_CORE_TO_CSB_2X1)
  459. #elif 0 /*396/132*/
  460. #define CFG_HRCW_LOW (\
  461. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  462. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  463. HRCWL_CSB_TO_CLKIN |\
  464. HRCWL_VCO_1X4 |\
  465. HRCWL_CORE_TO_CSB_3X1)
  466. #elif 0 /*264/132*/
  467. #define CFG_HRCW_LOW (\
  468. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  469. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  470. HRCWL_CSB_TO_CLKIN |\
  471. HRCWL_VCO_1X4 |\
  472. HRCWL_CORE_TO_CSB_2X1)
  473. #elif 0 /*132/132*/
  474. #define CFG_HRCW_LOW (\
  475. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  476. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  477. HRCWL_CSB_TO_CLKIN |\
  478. HRCWL_VCO_1X4 |\
  479. HRCWL_CORE_TO_CSB_1X1)
  480. #elif 0 /*264/264 */
  481. #define CFG_HRCW_LOW (\
  482. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  483. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  484. HRCWL_CSB_TO_CLKIN |\
  485. HRCWL_VCO_1X4 |\
  486. HRCWL_CORE_TO_CSB_1X1)
  487. #endif
  488. #if defined(PCI_64BIT)
  489. #define CFG_HRCW_HIGH (\
  490. HRCWH_PCI_HOST |\
  491. HRCWH_64_BIT_PCI |\
  492. HRCWH_PCI1_ARBITER_ENABLE |\
  493. HRCWH_PCI2_ARBITER_DISABLE |\
  494. HRCWH_CORE_ENABLE |\
  495. HRCWH_FROM_0X00000100 |\
  496. HRCWH_BOOTSEQ_DISABLE |\
  497. HRCWH_SW_WATCHDOG_DISABLE |\
  498. HRCWH_ROM_LOC_LOCAL_16BIT |\
  499. HRCWH_TSEC1M_IN_GMII |\
  500. HRCWH_TSEC2M_IN_GMII )
  501. #else
  502. #define CFG_HRCW_HIGH (\
  503. HRCWH_PCI_HOST |\
  504. HRCWH_32_BIT_PCI |\
  505. HRCWH_PCI1_ARBITER_ENABLE |\
  506. HRCWH_PCI2_ARBITER_ENABLE |\
  507. HRCWH_CORE_ENABLE |\
  508. HRCWH_FROM_0X00000100 |\
  509. HRCWH_BOOTSEQ_DISABLE |\
  510. HRCWH_SW_WATCHDOG_DISABLE |\
  511. HRCWH_ROM_LOC_LOCAL_16BIT |\
  512. HRCWH_TSEC1M_IN_GMII |\
  513. HRCWH_TSEC2M_IN_GMII )
  514. #endif
  515. /* System IO Config */
  516. #define CFG_SICRH SICRH_TSOBI1
  517. #define CFG_SICRL SICRL_LDP_A
  518. #define CFG_HID0_INIT 0x000000000
  519. #define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
  520. /* #define CFG_HID0_FINAL (\
  521. HID0_ENABLE_INSTRUCTION_CACHE |\
  522. HID0_ENABLE_M_BIT |\
  523. HID0_ENABLE_ADDRESS_BROADCAST ) */
  524. #define CFG_HID2 HID2_HBE
  525. /* DDR @ 0x00000000 */
  526. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  527. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  528. /* PCI @ 0x80000000 */
  529. #ifdef CONFIG_PCI
  530. #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  531. #define CFG_IBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  532. #define CFG_IBAT2L (CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  533. #define CFG_IBAT2U (CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  534. #else
  535. #define CFG_IBAT1L (0)
  536. #define CFG_IBAT1U (0)
  537. #define CFG_IBAT2L (0)
  538. #define CFG_IBAT2U (0)
  539. #endif
  540. #ifdef CONFIG_MPC83XX_PCI2
  541. #define CFG_IBAT3L (CFG_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  542. #define CFG_IBAT3U (CFG_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  543. #define CFG_IBAT4L (CFG_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  544. #define CFG_IBAT4U (CFG_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  545. #else
  546. #define CFG_IBAT3L (0)
  547. #define CFG_IBAT3U (0)
  548. #define CFG_IBAT4L (0)
  549. #define CFG_IBAT4U (0)
  550. #endif
  551. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
  552. #define CFG_IBAT5L (CFG_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  553. #define CFG_IBAT5U (CFG_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
  554. /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
  555. #define CFG_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
  556. #define CFG_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  557. #define CFG_IBAT7L (0)
  558. #define CFG_IBAT7U (0)
  559. #define CFG_DBAT0L CFG_IBAT0L
  560. #define CFG_DBAT0U CFG_IBAT0U
  561. #define CFG_DBAT1L CFG_IBAT1L
  562. #define CFG_DBAT1U CFG_IBAT1U
  563. #define CFG_DBAT2L CFG_IBAT2L
  564. #define CFG_DBAT2U CFG_IBAT2U
  565. #define CFG_DBAT3L CFG_IBAT3L
  566. #define CFG_DBAT3U CFG_IBAT3U
  567. #define CFG_DBAT4L CFG_IBAT4L
  568. #define CFG_DBAT4U CFG_IBAT4U
  569. #define CFG_DBAT5L CFG_IBAT5L
  570. #define CFG_DBAT5U CFG_IBAT5U
  571. #define CFG_DBAT6L CFG_IBAT6L
  572. #define CFG_DBAT6U CFG_IBAT6U
  573. #define CFG_DBAT7L CFG_IBAT7L
  574. #define CFG_DBAT7U CFG_IBAT7U
  575. /*
  576. * Internal Definitions
  577. *
  578. * Boot Flags
  579. */
  580. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  581. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  582. #if defined(CONFIG_CMD_KGDB)
  583. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  584. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  585. #endif
  586. /*
  587. * Environment Configuration
  588. */
  589. #define CONFIG_ENV_OVERWRITE
  590. #if defined(CONFIG_TSEC_ENET)
  591. #define CONFIG_ETHADDR 00:04:9f:ef:23:33
  592. #define CONFIG_HAS_ETH1
  593. #define CONFIG_HAS_ETH0
  594. #define CONFIG_ETH1ADDR 00:E0:0C:00:7E:21
  595. #endif
  596. #define CONFIG_IPADDR 192.168.1.253
  597. #define CONFIG_HOSTNAME mpc8349emds
  598. #define CONFIG_ROOTPATH /nfsroot/rootfs
  599. #define CONFIG_BOOTFILE uImage
  600. #define CONFIG_SERVERIP 192.168.1.1
  601. #define CONFIG_GATEWAYIP 192.168.1.1
  602. #define CONFIG_NETMASK 255.255.255.0
  603. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  604. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  605. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  606. #define CONFIG_BAUDRATE 115200
  607. #define CONFIG_PREBOOT "echo;" \
  608. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  609. "echo"
  610. #define CONFIG_EXTRA_ENV_SETTINGS \
  611. "netdev=eth0\0" \
  612. "hostname=mpc8349emds\0" \
  613. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  614. "nfsroot=${serverip}:${rootpath}\0" \
  615. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  616. "addip=setenv bootargs ${bootargs} " \
  617. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  618. ":${hostname}:${netdev}:off panic=1\0" \
  619. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  620. "flash_nfs=run nfsargs addip addtty;" \
  621. "bootm ${kernel_addr}\0" \
  622. "flash_self=run ramargs addip addtty;" \
  623. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  624. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  625. "bootm\0" \
  626. "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
  627. "update=protect off fe000000 fe03ffff; " \
  628. "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0" \
  629. "upd=run load;run update\0" \
  630. "fdtaddr=400000\0" \
  631. "fdtfile=mpc8349emds.dtb\0" \
  632. ""
  633. #define CONFIG_NFSBOOTCOMMAND \
  634. "setenv bootargs root=/dev/nfs rw " \
  635. "nfsroot=$serverip:$rootpath " \
  636. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  637. "console=$consoledev,$baudrate $othbootargs;" \
  638. "tftp $loadaddr $bootfile;" \
  639. "tftp $fdtaddr $fdtfile;" \
  640. "bootm $loadaddr - $fdtaddr"
  641. #define CONFIG_RAMBOOTCOMMAND \
  642. "setenv bootargs root=/dev/ram rw " \
  643. "console=$consoledev,$baudrate $othbootargs;" \
  644. "tftp $ramdiskaddr $ramdiskfile;" \
  645. "tftp $loadaddr $bootfile;" \
  646. "tftp $fdtaddr $fdtfile;" \
  647. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  648. #define CONFIG_BOOTCOMMAND "run flash_self"
  649. #endif /* __CONFIG_H */