sh_spi.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260
  1. /*
  2. * SH SPI driver
  3. *
  4. * Copyright (C) 2011 Renesas Solutions Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; version 2 of the License.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  18. *
  19. */
  20. #include <common.h>
  21. #include <malloc.h>
  22. #include <spi.h>
  23. #include <asm/io.h>
  24. #include "sh_spi.h"
  25. static void sh_spi_write(unsigned long data, unsigned long *reg)
  26. {
  27. writel(data, reg);
  28. }
  29. static unsigned long sh_spi_read(unsigned long *reg)
  30. {
  31. return readl(reg);
  32. }
  33. static void sh_spi_set_bit(unsigned long val, unsigned long *reg)
  34. {
  35. unsigned long tmp;
  36. tmp = sh_spi_read(reg);
  37. tmp |= val;
  38. sh_spi_write(tmp, reg);
  39. }
  40. static void sh_spi_clear_bit(unsigned long val, unsigned long *reg)
  41. {
  42. unsigned long tmp;
  43. tmp = sh_spi_read(reg);
  44. tmp &= ~val;
  45. sh_spi_write(tmp, reg);
  46. }
  47. static void clear_fifo(struct sh_spi *ss)
  48. {
  49. sh_spi_set_bit(SH_SPI_RSTF, &ss->regs->cr2);
  50. sh_spi_clear_bit(SH_SPI_RSTF, &ss->regs->cr2);
  51. }
  52. static int recvbuf_wait(struct sh_spi *ss)
  53. {
  54. while (sh_spi_read(&ss->regs->cr1) & SH_SPI_RBE) {
  55. if (ctrlc())
  56. return 1;
  57. udelay(10);
  58. }
  59. return 0;
  60. }
  61. static int write_fifo_empty_wait(struct sh_spi *ss)
  62. {
  63. while (!(sh_spi_read(&ss->regs->cr1) & SH_SPI_TBE)) {
  64. if (ctrlc())
  65. return 1;
  66. udelay(10);
  67. }
  68. return 0;
  69. }
  70. void spi_init(void)
  71. {
  72. }
  73. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  74. unsigned int max_hz, unsigned int mode)
  75. {
  76. struct sh_spi *ss;
  77. if (!spi_cs_is_valid(bus, cs))
  78. return NULL;
  79. ss = malloc(sizeof(struct spi_slave));
  80. if (!ss)
  81. return NULL;
  82. ss->slave.bus = bus;
  83. ss->slave.cs = cs;
  84. ss->regs = (struct sh_spi_regs *)CONFIG_SH_SPI_BASE;
  85. /* SPI sycle stop */
  86. sh_spi_write(0xfe, &ss->regs->cr1);
  87. /* CR1 init */
  88. sh_spi_write(0x00, &ss->regs->cr1);
  89. /* CR3 init */
  90. sh_spi_write(0x00, &ss->regs->cr3);
  91. clear_fifo(ss);
  92. /* 1/8 clock */
  93. sh_spi_write(sh_spi_read(&ss->regs->cr2) | 0x07, &ss->regs->cr2);
  94. udelay(10);
  95. return &ss->slave;
  96. }
  97. void spi_free_slave(struct spi_slave *slave)
  98. {
  99. struct sh_spi *spi = to_sh_spi(slave);
  100. free(spi);
  101. }
  102. int spi_claim_bus(struct spi_slave *slave)
  103. {
  104. return 0;
  105. }
  106. void spi_release_bus(struct spi_slave *slave)
  107. {
  108. struct sh_spi *ss = to_sh_spi(slave);
  109. sh_spi_write(sh_spi_read(&ss->regs->cr1) &
  110. ~(SH_SPI_SSA | SH_SPI_SSDB | SH_SPI_SSD), &ss->regs->cr1);
  111. }
  112. static int sh_spi_send(struct sh_spi *ss, const unsigned char *tx_data,
  113. unsigned int len, unsigned long flags)
  114. {
  115. int i, cur_len, ret = 0;
  116. int remain = (int)len;
  117. unsigned long tmp;
  118. if (len >= SH_SPI_FIFO_SIZE)
  119. sh_spi_set_bit(SH_SPI_SSA, &ss->regs->cr1);
  120. while (remain > 0) {
  121. cur_len = (remain < SH_SPI_FIFO_SIZE) ?
  122. remain : SH_SPI_FIFO_SIZE;
  123. for (i = 0; i < cur_len &&
  124. !(sh_spi_read(&ss->regs->cr4) & SH_SPI_WPABRT) &&
  125. !(sh_spi_read(&ss->regs->cr1) & SH_SPI_TBF);
  126. i++)
  127. sh_spi_write(tx_data[i], &ss->regs->tbr_rbr);
  128. cur_len = i;
  129. if (sh_spi_read(&ss->regs->cr4) & SH_SPI_WPABRT) {
  130. /* Abort the transaction */
  131. flags |= SPI_XFER_END;
  132. sh_spi_set_bit(SH_SPI_WPABRT, &ss->regs->cr4);
  133. ret = 1;
  134. break;
  135. }
  136. remain -= cur_len;
  137. tx_data += cur_len;
  138. if (remain > 0)
  139. write_fifo_empty_wait(ss);
  140. }
  141. if (flags & SPI_XFER_END) {
  142. tmp = sh_spi_read(&ss->regs->cr1);
  143. tmp = tmp & ~(SH_SPI_SSD | SH_SPI_SSDB);
  144. sh_spi_write(tmp, &ss->regs->cr1);
  145. sh_spi_set_bit(SH_SPI_SSA, &ss->regs->cr1);
  146. udelay(100);
  147. write_fifo_empty_wait(ss);
  148. }
  149. return ret;
  150. }
  151. static int sh_spi_receive(struct sh_spi *ss, unsigned char *rx_data,
  152. unsigned int len, unsigned long flags)
  153. {
  154. int i;
  155. unsigned long tmp;
  156. if (len > SH_SPI_MAX_BYTE)
  157. sh_spi_write(SH_SPI_MAX_BYTE, &ss->regs->cr3);
  158. else
  159. sh_spi_write(len, &ss->regs->cr3);
  160. tmp = sh_spi_read(&ss->regs->cr1);
  161. tmp = tmp & ~(SH_SPI_SSD | SH_SPI_SSDB);
  162. sh_spi_write(tmp, &ss->regs->cr1);
  163. sh_spi_set_bit(SH_SPI_SSA, &ss->regs->cr1);
  164. for (i = 0; i < len; i++) {
  165. if (recvbuf_wait(ss))
  166. return 0;
  167. rx_data[i] = (unsigned char)sh_spi_read(&ss->regs->tbr_rbr);
  168. }
  169. sh_spi_write(0, &ss->regs->cr3);
  170. return 0;
  171. }
  172. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  173. void *din, unsigned long flags)
  174. {
  175. struct sh_spi *ss = to_sh_spi(slave);
  176. const unsigned char *tx_data = dout;
  177. unsigned char *rx_data = din;
  178. unsigned int len = bitlen / 8;
  179. int ret = 0;
  180. if (flags & SPI_XFER_BEGIN)
  181. sh_spi_write(sh_spi_read(&ss->regs->cr1) & ~SH_SPI_SSA,
  182. &ss->regs->cr1);
  183. if (tx_data)
  184. ret = sh_spi_send(ss, tx_data, len, flags);
  185. if (ret == 0 && rx_data)
  186. ret = sh_spi_receive(ss, rx_data, len, flags);
  187. if (flags & SPI_XFER_END) {
  188. sh_spi_set_bit(SH_SPI_SSD, &ss->regs->cr1);
  189. udelay(100);
  190. sh_spi_clear_bit(SH_SPI_SSA | SH_SPI_SSDB | SH_SPI_SSD,
  191. &ss->regs->cr1);
  192. clear_fifo(ss);
  193. }
  194. return ret;
  195. }
  196. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  197. {
  198. /* This driver supports "bus = 0" and "cs = 0" only. */
  199. if (!bus && !cs)
  200. return 1;
  201. else
  202. return 0;
  203. }
  204. void spi_cs_activate(struct spi_slave *slave)
  205. {
  206. }
  207. void spi_cs_deactivate(struct spi_slave *slave)
  208. {
  209. }