da850evm.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336
  1. /*
  2. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  3. *
  4. * Based on davinci_dvevm.h. Original Copyrights follow:
  5. *
  6. * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #ifndef __CONFIG_H
  23. #define __CONFIG_H
  24. /*
  25. * Board
  26. */
  27. #define CONFIG_DRIVER_TI_EMAC
  28. #define CONFIG_USE_SPIFLASH
  29. /*
  30. * SoC Configuration
  31. */
  32. #define CONFIG_MACH_DAVINCI_DA850_EVM
  33. #define CONFIG_ARM926EJS /* arm926ejs CPU core */
  34. #define CONFIG_SOC_DA8XX /* TI DA8xx SoC */
  35. #define CONFIG_SOC_DA850 /* TI DA850 SoC */
  36. #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
  37. #define CONFIG_SYS_OSCIN_FREQ 24000000
  38. #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
  39. #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
  40. #define CONFIG_SYS_HZ 1000
  41. #define CONFIG_SKIP_LOWLEVEL_INIT
  42. #define CONFIG_SYS_TEXT_BASE 0xc1080000
  43. #define CONFIG_SYS_ICACHE_OFF
  44. #define CONFIG_SYS_DCACHE_OFF
  45. #define CONFIG_SYS_L2CACHE_OFF
  46. /*
  47. * Memory Info
  48. */
  49. #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
  50. #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
  51. #define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
  52. #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
  53. /* memtest start addr */
  54. #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
  55. /* memtest will be run on 16MB */
  56. #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
  57. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  58. #define CONFIG_STACKSIZE (256*1024) /* regular stack */
  59. #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
  60. DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
  61. DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
  62. DAVINCI_SYSCFG_SUSPSRC_UART2 | \
  63. DAVINCI_SYSCFG_SUSPSRC_EMAC | \
  64. DAVINCI_SYSCFG_SUSPSRC_I2C)
  65. /*
  66. * PLL configuration
  67. */
  68. #define CONFIG_SYS_DV_CLKMODE 0
  69. #define CONFIG_SYS_DA850_PLL0_POSTDIV 1
  70. #define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000
  71. #define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001
  72. #define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002
  73. #define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003
  74. #define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002
  75. #define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1
  76. #define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005
  77. #define CONFIG_SYS_DA850_PLL1_POSTDIV 1
  78. #define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000
  79. #define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001
  80. #define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002
  81. #define CONFIG_SYS_DA850_PLL0_PLLM 24
  82. #define CONFIG_SYS_DA850_PLL1_PLLM 21
  83. /*
  84. * DDR2 memory configuration
  85. */
  86. #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
  87. DV_DDR_PHY_EXT_STRBEN | \
  88. (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
  89. #define CONFIG_SYS_DA850_DDR2_SDBCR ( \
  90. (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
  91. (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
  92. (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
  93. (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
  94. (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
  95. (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \
  96. (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
  97. /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
  98. #define CONFIG_SYS_DA850_DDR2_SDBCR2 0
  99. #define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
  100. (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \
  101. (2 << DV_DDR_SDTMR1_RP_SHIFT) | \
  102. (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \
  103. (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
  104. (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
  105. (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
  106. (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
  107. (0 << DV_DDR_SDTMR1_WTR_SHIFT))
  108. #define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
  109. (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
  110. (0 << DV_DDR_SDTMR2_XP_SHIFT) | \
  111. (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
  112. (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
  113. (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
  114. (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
  115. (0 << DV_DDR_SDTMR2_CKE_SHIFT))
  116. #define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494
  117. #define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
  118. /*
  119. * Serial Driver info
  120. */
  121. #define CONFIG_SYS_NS16550
  122. #define CONFIG_SYS_NS16550_SERIAL
  123. #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
  124. #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
  125. #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
  126. #define CONFIG_CONS_INDEX 1 /* use UART0 for console */
  127. #define CONFIG_BAUDRATE 115200 /* Default baud rate */
  128. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  129. #define CONFIG_SYS_DA850_LPSC_UART DAVINCI_LPSC_UART2
  130. #define CONFIG_SPI
  131. #define CONFIG_SPI_FLASH
  132. #define CONFIG_SPI_FLASH_STMICRO
  133. #define CONFIG_SPI_FLASH_WINBOND
  134. #define CONFIG_DAVINCI_SPI
  135. #define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
  136. #define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
  137. #define CONFIG_SF_DEFAULT_SPEED 30000000
  138. #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
  139. /*
  140. * I2C Configuration
  141. */
  142. #define CONFIG_HARD_I2C
  143. #define CONFIG_DRIVER_DAVINCI_I2C
  144. #define CONFIG_SYS_I2C_SPEED 25000
  145. #define CONFIG_SYS_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
  146. #define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
  147. /*
  148. * Flash & Environment
  149. */
  150. #ifdef CONFIG_USE_NAND
  151. #undef CONFIG_ENV_IS_IN_FLASH
  152. #define CONFIG_NAND_DAVINCI
  153. #define CONFIG_SYS_NO_FLASH
  154. #define CONFIG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */
  155. #define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
  156. #define CONFIG_ENV_SIZE (128 << 10)
  157. #define CONFIG_SYS_NAND_USE_FLASH_BBT
  158. #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
  159. #define CONFIG_SYS_NAND_PAGE_2K
  160. #define CONFIG_SYS_NAND_CS 3
  161. #define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
  162. #define CONFIG_SYS_CLE_MASK 0x10
  163. #define CONFIG_SYS_ALE_MASK 0x8
  164. #undef CONFIG_SYS_NAND_HW_ECC
  165. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  166. #define NAND_MAX_CHIPS 1
  167. #endif
  168. /*
  169. * Network & Ethernet Configuration
  170. */
  171. #ifdef CONFIG_DRIVER_TI_EMAC
  172. #define CONFIG_MII
  173. #define CONFIG_BOOTP_DEFAULT
  174. #define CONFIG_BOOTP_DNS
  175. #define CONFIG_BOOTP_DNS2
  176. #define CONFIG_BOOTP_SEND_HOSTNAME
  177. #define CONFIG_NET_RETRY_COUNT 10
  178. #endif
  179. #ifdef CONFIG_USE_NOR
  180. #define CONFIG_ENV_IS_IN_FLASH
  181. #define CONFIG_FLASH_CFI_DRIVER
  182. #define CONFIG_SYS_FLASH_CFI
  183. #define CONFIG_SYS_FLASH_PROTECTION
  184. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
  185. #define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
  186. #define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3)
  187. #define CONFIG_ENV_SIZE (10 << 10) /* 10KB */
  188. #define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
  189. #define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
  190. #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
  191. + 3)
  192. #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
  193. #endif
  194. #ifdef CONFIG_USE_SPIFLASH
  195. #undef CONFIG_ENV_IS_IN_FLASH
  196. #undef CONFIG_ENV_IS_IN_NAND
  197. #define CONFIG_ENV_IS_IN_SPI_FLASH
  198. #define CONFIG_ENV_SIZE (64 << 10)
  199. #define CONFIG_ENV_OFFSET (256 << 10)
  200. #define CONFIG_ENV_SECT_SIZE (64 << 10)
  201. #define CONFIG_SYS_NO_FLASH
  202. #endif
  203. /*
  204. * U-Boot general configuration
  205. */
  206. #define CONFIG_MISC_INIT_R
  207. #define CONFIG_BOARD_EARLY_INIT_F
  208. #define CONFIG_BOOTFILE "uImage" /* Boot file name */
  209. #define CONFIG_SYS_PROMPT "U-Boot > " /* Command Prompt */
  210. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  211. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  212. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  213. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
  214. #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
  215. #define CONFIG_VERSION_VARIABLE
  216. #define CONFIG_AUTO_COMPLETE
  217. #define CONFIG_SYS_HUSH_PARSER
  218. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  219. #define CONFIG_CMDLINE_EDITING
  220. #define CONFIG_SYS_LONGHELP
  221. #define CONFIG_CRC32_VERIFY
  222. #define CONFIG_MX_CYCLIC
  223. /*
  224. * Linux Information
  225. */
  226. #define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
  227. #define CONFIG_HWCONFIG /* enable hwconfig */
  228. #define CONFIG_CMDLINE_TAG
  229. #define CONFIG_REVISION_TAG
  230. #define CONFIG_SETUP_MEMORY_TAGS
  231. #define CONFIG_BOOTARGS \
  232. "mem=32M console=ttyS2,115200n8 root=/dev/mtdblock2 rw noinitrd ip=dhcp"
  233. #define CONFIG_BOOTDELAY 3
  234. #define CONFIG_EXTRA_ENV_SETTINGS "hwconfig=dsp:wake=yes"
  235. /*
  236. * U-Boot commands
  237. */
  238. #include <config_cmd_default.h>
  239. #define CONFIG_CMD_ENV
  240. #define CONFIG_CMD_ASKENV
  241. #define CONFIG_CMD_DHCP
  242. #define CONFIG_CMD_DIAG
  243. #define CONFIG_CMD_MII
  244. #define CONFIG_CMD_PING
  245. #define CONFIG_CMD_SAVES
  246. #define CONFIG_CMD_MEMORY
  247. #ifndef CONFIG_DRIVER_TI_EMAC
  248. #undef CONFIG_CMD_NET
  249. #undef CONFIG_CMD_DHCP
  250. #undef CONFIG_CMD_MII
  251. #undef CONFIG_CMD_PING
  252. #endif
  253. #ifdef CONFIG_USE_NAND
  254. #undef CONFIG_CMD_FLASH
  255. #undef CONFIG_CMD_IMLS
  256. #define CONFIG_CMD_NAND
  257. #define CONFIG_CMD_MTDPARTS
  258. #define CONFIG_MTD_DEVICE
  259. #define CONFIG_MTD_PARTITIONS
  260. #define CONFIG_LZO
  261. #define CONFIG_RBTREE
  262. #define CONFIG_CMD_UBI
  263. #define CONFIG_CMD_UBIFS
  264. #endif
  265. #ifdef CONFIG_USE_SPIFLASH
  266. #undef CONFIG_CMD_IMLS
  267. #undef CONFIG_CMD_FLASH
  268. #define CONFIG_CMD_SPI
  269. #define CONFIG_CMD_SF
  270. #define CONFIG_CMD_SAVEENV
  271. #endif
  272. #if !defined(CONFIG_USE_NAND) && \
  273. !defined(CONFIG_USE_NOR) && \
  274. !defined(CONFIG_USE_SPIFLASH)
  275. #define CONFIG_ENV_IS_NOWHERE
  276. #define CONFIG_SYS_NO_FLASH
  277. #define CONFIG_ENV_SIZE (16 << 10)
  278. #undef CONFIG_CMD_IMLS
  279. #undef CONFIG_CMD_ENV
  280. #endif
  281. /* defines for SPL */
  282. #define CONFIG_SPL
  283. #define CONFIG_SPL_SPI_SUPPORT
  284. #define CONFIG_SPL_SPI_FLASH_SUPPORT
  285. #define CONFIG_SPL_SPI_LOAD
  286. #define CONFIG_SPL_SPI_BUS 0
  287. #define CONFIG_SPL_SPI_CS 0
  288. #define CONFIG_SPL_SERIAL_SUPPORT
  289. #define CONFIG_SPL_LIBCOMMON_SUPPORT
  290. #define CONFIG_SPL_LIBGENERIC_SUPPORT
  291. #define CONFIG_SPL_LDSCRIPT "$(BOARDDIR)/u-boot-spl.lds"
  292. #define CONFIG_SPL_STACK 0x8001ff00
  293. #define CONFIG_SPL_TEXT_BASE 0x80000000
  294. #define CONFIG_SPL_MAX_SIZE 32768
  295. #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
  296. #define CONFIG_SYS_SPI_U_BOOT_SIZE 0x30000
  297. /* additions for new relocation code, must added to all boards */
  298. #define CONFIG_SYS_SDRAM_BASE 0xc0000000
  299. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
  300. GENERATED_GBL_DATA_SIZE)
  301. #endif /* __CONFIG_H */