mpc8548cds.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. *
  4. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <pci.h>
  26. #include <asm/processor.h>
  27. #include <asm/immap_85xx.h>
  28. #include <spd.h>
  29. #include <miiphy.h>
  30. #include "../common/cadmus.h"
  31. #include "../common/eeprom.h"
  32. #include "../common/via.h"
  33. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  34. extern void ddr_enable_ecc(unsigned int dram_size);
  35. #endif
  36. extern long int spd_sdram(void);
  37. void local_bus_init(void);
  38. void sdram_init(void);
  39. int board_early_init_f (void)
  40. {
  41. return 0;
  42. }
  43. int checkboard (void)
  44. {
  45. volatile immap_t *immap = (immap_t *) CFG_CCSRBAR;
  46. volatile ccsr_gur_t *gur = &immap->im_gur;
  47. /* PCI slot in USER bits CSR[6:7] by convention. */
  48. uint pci_slot = get_pci_slot ();
  49. uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */
  50. uint pci1_32 = gur->pordevsr & 0x10000; /* PORDEVSR[15] */
  51. uint pci1_clk_sel = gur->porpllsr & 0x8000; /* PORPLLSR[16] */
  52. uint pci2_clk_sel = gur->porpllsr & 0x4000; /* PORPLLSR[17] */
  53. uint pci1_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */
  54. uint cpu_board_rev = get_cpu_board_revision ();
  55. printf ("Board: CDS Version 0x%02x, PCI Slot %d\n",
  56. get_board_version (), pci_slot);
  57. printf ("CPU Board Revision %d.%d (0x%04x)\n",
  58. MPC85XX_CPU_BOARD_MAJOR (cpu_board_rev),
  59. MPC85XX_CPU_BOARD_MINOR (cpu_board_rev), cpu_board_rev);
  60. printf (" PCI1: %d bit, %s MHz, %s\n",
  61. (pci1_32) ? 32 : 64,
  62. (pci1_speed == 33000000) ? "33" :
  63. (pci1_speed == 66000000) ? "66" : "unknown",
  64. pci1_clk_sel ? "sync" : "async");
  65. if (pci_dual) {
  66. printf (" PCI2: 32 bit, 66 MHz, %s\n",
  67. pci2_clk_sel ? "sync" : "async");
  68. } else {
  69. printf (" PCI2: disabled\n");
  70. }
  71. /*
  72. * Initialize local bus.
  73. */
  74. local_bus_init ();
  75. /*
  76. * Hack TSEC 3 and 4 IO voltages.
  77. */
  78. gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */
  79. return 0;
  80. }
  81. long int
  82. initdram(int board_type)
  83. {
  84. long dram_size = 0;
  85. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  86. puts("Initializing\n");
  87. #if defined(CONFIG_DDR_DLL)
  88. {
  89. /*
  90. * Work around to stabilize DDR DLL MSYNC_IN.
  91. * Errata DDR9 seems to have been fixed.
  92. * This is now the workaround for Errata DDR11:
  93. * Override DLL = 1, Course Adj = 1, Tap Select = 0
  94. */
  95. volatile ccsr_gur_t *gur= &immap->im_gur;
  96. gur->ddrdllcr = 0x81000000;
  97. asm("sync;isync;msync");
  98. udelay(200);
  99. }
  100. #endif
  101. dram_size = spd_sdram();
  102. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  103. /*
  104. * Initialize and enable DDR ECC.
  105. */
  106. ddr_enable_ecc(dram_size);
  107. #endif
  108. /*
  109. * SDRAM Initialization
  110. */
  111. sdram_init();
  112. puts(" DDR: ");
  113. return dram_size;
  114. }
  115. /*
  116. * Initialize Local Bus
  117. */
  118. void
  119. local_bus_init(void)
  120. {
  121. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  122. volatile ccsr_gur_t *gur = &immap->im_gur;
  123. volatile ccsr_lbc_t *lbc = &immap->im_lbc;
  124. uint clkdiv;
  125. uint lbc_hz;
  126. sys_info_t sysinfo;
  127. get_sys_info(&sysinfo);
  128. clkdiv = (lbc->lcrr & 0x0f) * 2;
  129. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  130. gur->lbiuiplldcr1 = 0x00078080;
  131. if (clkdiv == 16) {
  132. gur->lbiuiplldcr0 = 0x7c0f1bf0;
  133. } else if (clkdiv == 8) {
  134. gur->lbiuiplldcr0 = 0x6c0f1bf0;
  135. } else if (clkdiv == 4) {
  136. gur->lbiuiplldcr0 = 0x5c0f1bf0;
  137. }
  138. lbc->lcrr |= 0x00030000;
  139. asm("sync;isync;msync");
  140. }
  141. /*
  142. * Initialize SDRAM memory on the Local Bus.
  143. */
  144. void
  145. sdram_init(void)
  146. {
  147. #if defined(CFG_OR2_PRELIM) && defined(CFG_BR2_PRELIM)
  148. uint idx;
  149. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  150. volatile ccsr_lbc_t *lbc = &immap->im_lbc;
  151. uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
  152. uint cpu_board_rev;
  153. uint lsdmr_common;
  154. puts(" SDRAM: ");
  155. print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  156. /*
  157. * Setup SDRAM Base and Option Registers
  158. */
  159. lbc->or2 = CFG_OR2_PRELIM;
  160. asm("msync");
  161. lbc->br2 = CFG_BR2_PRELIM;
  162. asm("msync");
  163. lbc->lbcr = CFG_LBC_LBCR;
  164. asm("msync");
  165. lbc->lsrt = CFG_LBC_LSRT;
  166. lbc->mrtpr = CFG_LBC_MRTPR;
  167. asm("msync");
  168. /*
  169. * MPC8548 uses "new" 15-16 style addressing.
  170. */
  171. cpu_board_rev = get_cpu_board_revision();
  172. lsdmr_common = CFG_LBC_LSDMR_COMMON;
  173. lsdmr_common |= CFG_LBC_LSDMR_BSMA1516;
  174. /*
  175. * Issue PRECHARGE ALL command.
  176. */
  177. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_PCHALL;
  178. asm("sync;msync");
  179. *sdram_addr = 0xff;
  180. ppcDcbf((unsigned long) sdram_addr);
  181. udelay(100);
  182. /*
  183. * Issue 8 AUTO REFRESH commands.
  184. */
  185. for (idx = 0; idx < 8; idx++) {
  186. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_ARFRSH;
  187. asm("sync;msync");
  188. *sdram_addr = 0xff;
  189. ppcDcbf((unsigned long) sdram_addr);
  190. udelay(100);
  191. }
  192. /*
  193. * Issue 8 MODE-set command.
  194. */
  195. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_MRW;
  196. asm("sync;msync");
  197. *sdram_addr = 0xff;
  198. ppcDcbf((unsigned long) sdram_addr);
  199. udelay(100);
  200. /*
  201. * Issue NORMAL OP command.
  202. */
  203. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_NORMAL;
  204. asm("sync;msync");
  205. *sdram_addr = 0xff;
  206. ppcDcbf((unsigned long) sdram_addr);
  207. udelay(200); /* Overkill. Must wait > 200 bus cycles */
  208. #endif /* enable SDRAM init */
  209. }
  210. #if defined(CFG_DRAM_TEST)
  211. int
  212. testdram(void)
  213. {
  214. uint *pstart = (uint *) CFG_MEMTEST_START;
  215. uint *pend = (uint *) CFG_MEMTEST_END;
  216. uint *p;
  217. printf("Testing DRAM from 0x%08x to 0x%08x\n",
  218. CFG_MEMTEST_START,
  219. CFG_MEMTEST_END);
  220. printf("DRAM test phase 1:\n");
  221. for (p = pstart; p < pend; p++)
  222. *p = 0xaaaaaaaa;
  223. for (p = pstart; p < pend; p++) {
  224. if (*p != 0xaaaaaaaa) {
  225. printf ("DRAM test fails at: %08x\n", (uint) p);
  226. return 1;
  227. }
  228. }
  229. printf("DRAM test phase 2:\n");
  230. for (p = pstart; p < pend; p++)
  231. *p = 0x55555555;
  232. for (p = pstart; p < pend; p++) {
  233. if (*p != 0x55555555) {
  234. printf ("DRAM test fails at: %08x\n", (uint) p);
  235. return 1;
  236. }
  237. }
  238. printf("DRAM test passed.\n");
  239. return 0;
  240. }
  241. #endif
  242. #if defined(CONFIG_PCI)
  243. /* For some reason the Tundra PCI bridge shows up on itself as a
  244. * different device. Work around that by refusing to configure it.
  245. */
  246. void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { }
  247. static struct pci_config_table pci_mpc85xxcds_config_table[] = {
  248. {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}},
  249. {0x1106, 0x0686, PCI_ANY_ID, 1, 2, 0, mpc85xx_config_via, {0,0,0}},
  250. {0x1106, 0x0571, PCI_ANY_ID, 1, 2, 1, mpc85xx_config_via_usbide, {0,0,0}},
  251. {0x1105, 0x3038, PCI_ANY_ID, 1, 2, 2, mpc85xx_config_via_usb, {0,0,0}},
  252. {0x1106, 0x3038, PCI_ANY_ID, 1, 2, 3, mpc85xx_config_via_usb2, {0,0,0}},
  253. {0x1106, 0x3058, PCI_ANY_ID, 1, 2, 5, mpc85xx_config_via_power, {0,0,0}},
  254. {0x1106, 0x3068, PCI_ANY_ID, 1, 2, 6, mpc85xx_config_via_ac97, {0,0,0}}
  255. };
  256. static struct pci_controller hose[] = {
  257. { config_table: pci_mpc85xxcds_config_table,},
  258. #ifdef CONFIG_MPC85XX_PCI2
  259. {},
  260. #endif
  261. };
  262. #endif /* CONFIG_PCI */
  263. void
  264. pci_init_board(void)
  265. {
  266. #ifdef CONFIG_PCI
  267. pci_mpc85xx_init(&hose);
  268. #endif
  269. }
  270. int last_stage_init(void)
  271. {
  272. unsigned int temp;
  273. /* Change the resistors for the PHY */
  274. /* This is needed to get the RGMII working for the 1.3+
  275. * CDS cards */
  276. if (get_board_version() == 0x13) {
  277. miiphy_write(CONFIG_MPC85XX_TSEC1_NAME,
  278. TSEC1_PHY_ADDR, 29, 18);
  279. miiphy_read(CONFIG_MPC85XX_TSEC1_NAME,
  280. TSEC1_PHY_ADDR, 30, &temp);
  281. temp = (temp & 0xf03f);
  282. temp |= 2 << 9; /* 36 ohm */
  283. temp |= 2 << 6; /* 39 ohm */
  284. miiphy_write(CONFIG_MPC85XX_TSEC1_NAME,
  285. TSEC1_PHY_ADDR, 30, temp);
  286. miiphy_write(CONFIG_MPC85XX_TSEC1_NAME,
  287. TSEC1_PHY_ADDR, 29, 3);
  288. miiphy_write(CONFIG_MPC85XX_TSEC1_NAME,
  289. TSEC1_PHY_ADDR, 30, 0x8000);
  290. }
  291. return 0;
  292. }