omap3_evm.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Texas Instruments.
  4. * Author :
  5. * Manikandan Pillai <mani.pillai@ti.com>
  6. * Derived from Beagle Board and 3430 SDP code by
  7. * Richard Woodruff <r-woodruff2@ti.com>
  8. * Syed Mohammed Khasim <khasim@ti.com>
  9. *
  10. * Manikandan Pillai <mani.pillai@ti.com>
  11. *
  12. * Configuration settings for the TI OMAP3 EVM board.
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. #include <asm/sizes.h>
  35. /*
  36. * High Level Configuration Options
  37. */
  38. #define CONFIG_ARMCORTEXA8 1 /* This is an ARM V7 CPU core */
  39. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  40. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  41. #define CONFIG_OMAP3430 1 /* which is in a 3430 */
  42. #define CONFIG_OMAP3_EVM 1 /* working with EVM */
  43. #include <asm/arch/cpu.h> /* get chip and board defs */
  44. #include <asm/arch/omap3.h>
  45. /*
  46. * Display CPU and Board information
  47. */
  48. #define CONFIG_DISPLAY_CPUINFO 1
  49. #define CONFIG_DISPLAY_BOARDINFO 1
  50. /* Clock Defines */
  51. #define V_OSCK 26000000 /* Clock output from T2 */
  52. #define V_SCLK (V_OSCK >> 1)
  53. #undef CONFIG_USE_IRQ /* no support for IRQs */
  54. #define CONFIG_MISC_INIT_R
  55. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  56. #define CONFIG_SETUP_MEMORY_TAGS 1
  57. #define CONFIG_INITRD_TAG 1
  58. #define CONFIG_REVISION_TAG 1
  59. /*
  60. * Size of malloc() pool
  61. */
  62. #define CONFIG_ENV_SIZE SZ_128K /* Total Size Environment */
  63. /* Sector */
  64. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + SZ_128K)
  65. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */
  66. /* initial data */
  67. /*
  68. * Hardware drivers
  69. */
  70. /*
  71. * NS16550 Configuration
  72. */
  73. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  74. #define CONFIG_SYS_NS16550
  75. #define CONFIG_SYS_NS16550_SERIAL
  76. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  77. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  78. /*
  79. * select serial console configuration
  80. */
  81. #define CONFIG_CONS_INDEX 1
  82. #define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1
  83. #define CONFIG_SERIAL1 1 /* UART1 on OMAP3 EVM */
  84. /* allow to overwrite serial and ethaddr */
  85. #define CONFIG_ENV_OVERWRITE
  86. #define CONFIG_BAUDRATE 115200
  87. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  88. 115200}
  89. #define CONFIG_MMC 1
  90. #define CONFIG_OMAP3_MMC 1
  91. #define CONFIG_DOS_PARTITION 1
  92. /* commands to include */
  93. #include <config_cmd_default.h>
  94. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  95. #define CONFIG_CMD_FAT /* FAT support */
  96. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  97. #define CONFIG_CMD_I2C /* I2C serial bus support */
  98. #define CONFIG_CMD_MMC /* MMC support */
  99. #define CONFIG_CMD_ONENAND /* ONENAND support */
  100. #define CONFIG_CMD_DHCP
  101. #define CONFIG_CMD_PING
  102. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  103. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  104. #undef CONFIG_CMD_IMI /* iminfo */
  105. #undef CONFIG_CMD_IMLS /* List all found images */
  106. #define CONFIG_SYS_NO_FLASH
  107. #define CONFIG_SYS_I2C_SPEED 100000
  108. #define CONFIG_SYS_I2C_SLAVE 1
  109. #define CONFIG_SYS_I2C_BUS 0
  110. #define CONFIG_SYS_I2C_BUS_SELECT 1
  111. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  112. /*
  113. * Board NAND Info.
  114. */
  115. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  116. /* to access nand */
  117. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  118. /* to access */
  119. /* nand at CS0 */
  120. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
  121. /* NAND devices */
  122. #define CONFIG_JFFS2_NAND
  123. /* nand device jffs2 lives on */
  124. #define CONFIG_JFFS2_DEV "nand0"
  125. /* start of jffs2 partition */
  126. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  127. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
  128. /* Environment information */
  129. #define CONFIG_BOOTDELAY 10
  130. #define CONFIG_BOOTFILE uImage
  131. #define CONFIG_EXTRA_ENV_SETTINGS \
  132. "loadaddr=0x82000000\0" \
  133. "console=ttyS2,115200n8\0" \
  134. "mmcargs=setenv bootargs console=${console} " \
  135. "root=/dev/mmcblk0p2 rw " \
  136. "rootfstype=ext3 rootwait\0" \
  137. "nandargs=setenv bootargs console=${console} " \
  138. "root=/dev/mtdblock4 rw " \
  139. "rootfstype=jffs2\0" \
  140. "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
  141. "bootscript=echo Running bootscript from mmc ...; " \
  142. "source ${loadaddr}\0" \
  143. "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
  144. "mmcboot=echo Booting from mmc ...; " \
  145. "run mmcargs; " \
  146. "bootm ${loadaddr}\0" \
  147. "nandboot=echo Booting from nand ...; " \
  148. "run nandargs; " \
  149. "onenand read ${loadaddr} 280000 400000; " \
  150. "bootm ${loadaddr}\0" \
  151. #define CONFIG_BOOTCOMMAND \
  152. "if mmc init; then " \
  153. "if run loadbootscript; then " \
  154. "run bootscript; " \
  155. "else " \
  156. "if run loaduimage; then " \
  157. "run mmcboot; " \
  158. "else run nandboot; " \
  159. "fi; " \
  160. "fi; " \
  161. "else run nandboot; fi"
  162. #define CONFIG_AUTO_COMPLETE 1
  163. /*
  164. * Miscellaneous configurable options
  165. */
  166. #define V_PROMPT "OMAP3_EVM # "
  167. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  168. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  169. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  170. #define CONFIG_SYS_PROMPT V_PROMPT
  171. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  172. /* Print Buffer Size */
  173. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  174. sizeof(CONFIG_SYS_PROMPT) + 16)
  175. #define CONFIG_SYS_MAXARGS 16 /* max number of command */
  176. /* args */
  177. /* Boot Argument Buffer Size */
  178. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  179. /* memtest works on */
  180. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
  181. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  182. 0x01F00000) /* 31MB */
  183. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
  184. /* address */
  185. /*
  186. * OMAP3 has 12 GP timers, they can be driven by the system clock
  187. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  188. * This rate is divided by a local divisor.
  189. */
  190. #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
  191. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  192. #define CONFIG_SYS_HZ 1000
  193. /*-----------------------------------------------------------------------
  194. * Stack sizes
  195. *
  196. * The stack sizes are set up in start.S using the settings below
  197. */
  198. #define CONFIG_STACKSIZE SZ_128K /* regular stack */
  199. #ifdef CONFIG_USE_IRQ
  200. #define CONFIG_STACKSIZE_IRQ SZ_4K /* IRQ stack */
  201. #define CONFIG_STACKSIZE_FIQ SZ_4K /* FIQ stack */
  202. #endif
  203. /*-----------------------------------------------------------------------
  204. * Physical Memory Map
  205. */
  206. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  207. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  208. #define PHYS_SDRAM_1_SIZE SZ_32M /* at least 32 meg */
  209. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  210. /* SDRAM Bank Allocation method */
  211. #define SDRC_R_B_C 1
  212. /*-----------------------------------------------------------------------
  213. * FLASH and environment organization
  214. */
  215. /* **** PISMO SUPPORT *** */
  216. /* Configure the PISMO */
  217. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  218. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  219. #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
  220. /* on one chip */
  221. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
  222. #define CONFIG_SYS_MONITOR_LEN SZ_256K /* Reserve 2 sectors */
  223. #define CONFIG_SYS_FLASH_BASE boot_flash_base
  224. /* Monitor at start of flash */
  225. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  226. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  227. #define CONFIG_ENV_IS_IN_ONENAND 1
  228. #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
  229. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  230. #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec
  231. #define CONFIG_ENV_OFFSET boot_flash_off
  232. #define CONFIG_ENV_ADDR boot_flash_env_addr
  233. /*-----------------------------------------------------------------------
  234. * CFI FLASH driver setup
  235. */
  236. /* timeout values are in ticks */
  237. #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
  238. #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
  239. /* Flash banks JFFS2 should use */
  240. #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
  241. CONFIG_SYS_MAX_NAND_DEVICE)
  242. #define CONFIG_SYS_JFFS2_MEM_NAND
  243. /* use flash_info[2] */
  244. #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
  245. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  246. #ifndef __ASSEMBLY__
  247. extern gpmc_csx_t *nand_cs_base;
  248. extern gpmc_t *gpmc_cfg_base;
  249. extern unsigned int boot_flash_base;
  250. extern volatile unsigned int boot_flash_env_addr;
  251. extern unsigned int boot_flash_off;
  252. extern unsigned int boot_flash_sec;
  253. extern unsigned int boot_flash_type;
  254. #endif
  255. /*----------------------------------------------------------------------------
  256. * SMSC9115 Ethernet from SMSC9118 family
  257. *----------------------------------------------------------------------------
  258. */
  259. #if defined(CONFIG_CMD_NET)
  260. #define CONFIG_DRIVER_SMC911X
  261. #define CONFIG_DRIVER_SMC911X_32_BIT
  262. #define CONFIG_DRIVER_SMC911X_BASE 0x2C000000
  263. #endif /* (CONFIG_CMD_NET) */
  264. /*
  265. * BOOTP fields
  266. */
  267. #define CONFIG_BOOTP_SUBNETMASK 0x00000001
  268. #define CONFIG_BOOTP_GATEWAY 0x00000002
  269. #define CONFIG_BOOTP_HOSTNAME 0x00000004
  270. #define CONFIG_BOOTP_BOOTPATH 0x00000010
  271. #endif /* __CONFIG_H */