TQM5200.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004-2006
  6. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  34. #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
  35. #undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
  36. #ifndef CONFIG_CAM5200 /* On a Cameron board or ... */
  37. #define CONFIG_STK52XX 1 /* ... on a STK52XX board */
  38. #endif
  39. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  40. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  41. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  42. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  43. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  44. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  45. #endif
  46. /*
  47. * Serial console configuration
  48. */
  49. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  50. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  51. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  52. #ifdef CONFIG_STK52XX
  53. #define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
  54. #define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
  55. #define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
  56. #define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
  57. #define CONFIG_BOARD_EARLY_INIT_R
  58. #endif /* CONFIG_STK52XX */
  59. /*
  60. * PCI Mapping:
  61. * 0x40000000 - 0x4fffffff - PCI Memory
  62. * 0x50000000 - 0x50ffffff - PCI IO Space
  63. */
  64. #ifdef CONFIG_STK52XX
  65. #define CONFIG_PCI 1
  66. #define CONFIG_PCI_PNP 1
  67. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  68. #define CONFIG_PCI_MEM_BUS 0x40000000
  69. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  70. #define CONFIG_PCI_MEM_SIZE 0x10000000
  71. #define CONFIG_PCI_IO_BUS 0x50000000
  72. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  73. #define CONFIG_PCI_IO_SIZE 0x01000000
  74. #define CONFIG_NET_MULTI 1
  75. #define CONFIG_EEPRO100 1
  76. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  77. #define CONFIG_NS8382X 1
  78. #endif /* CONFIG_STK52XX */
  79. #ifdef CONFIG_PCI
  80. #define ADD_PCI_CMD CFG_CMD_PCI
  81. #else
  82. #define ADD_PCI_CMD 0
  83. #endif
  84. /*
  85. * Video console
  86. */
  87. #ifndef CONFIG_TQM5200S /* No graphics controller on TQM5200S */
  88. #define CONFIG_VIDEO
  89. #define CONFIG_VIDEO_SM501
  90. #define CONFIG_VIDEO_SM501_32BPP
  91. #define CONFIG_CFB_CONSOLE
  92. #define CONFIG_VIDEO_LOGO
  93. #define CONFIG_VGA_AS_SINGLE_DEVICE
  94. #define CONFIG_CONSOLE_EXTRA_INFO
  95. #define CONFIG_VIDEO_SW_CURSOR
  96. #define CONFIG_SPLASH_SCREEN
  97. #define CFG_CONSOLE_IS_IN_ENV
  98. #endif
  99. #ifdef CONFIG_VIDEO
  100. #define ADD_BMP_CMD CFG_CMD_BMP
  101. #else
  102. #define ADD_BMP_CMD 0
  103. #endif
  104. /* Partitions */
  105. #define CONFIG_MAC_PARTITION
  106. #define CONFIG_DOS_PARTITION
  107. #define CONFIG_ISO_PARTITION
  108. /* USB */
  109. #ifdef CONFIG_STK52XX
  110. #define CONFIG_USB_OHCI
  111. #define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
  112. #define CONFIG_USB_STORAGE
  113. #else
  114. #define ADD_USB_CMD 0
  115. #endif
  116. #ifndef CONFIG_CAM5200
  117. /* POST support */
  118. #define CONFIG_POST (CFG_POST_MEMORY | \
  119. CFG_POST_CPU | \
  120. CFG_POST_I2C)
  121. #endif
  122. #ifdef CONFIG_POST
  123. #define CFG_CMD_POST_DIAG CFG_CMD_DIAG
  124. /* preserve space for the post_word at end of on-chip SRAM */
  125. #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  126. #else
  127. #define CFG_CMD_POST_DIAG 0
  128. #endif
  129. /* IDE */
  130. #if defined (CONFIG_MINIFAP) || defined (CONFIG_STK52XX)
  131. #define ADD_IDE_CMD (CFG_CMD_IDE | CFG_CMD_FAT | CFG_CMD_EXT2)
  132. #else
  133. #define ADD_IDE_CMD 0
  134. #endif
  135. /*
  136. * Supported commands
  137. */
  138. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  139. ADD_BMP_CMD | \
  140. ADD_IDE_CMD | \
  141. ADD_PCI_CMD | \
  142. ADD_USB_CMD | \
  143. CFG_CMD_ASKENV | \
  144. CFG_CMD_DATE | \
  145. CFG_CMD_DHCP | \
  146. CFG_CMD_EEPROM | \
  147. CFG_CMD_I2C | \
  148. CFG_CMD_JFFS2 | \
  149. CFG_CMD_MII | \
  150. CFG_CMD_NFS | \
  151. CFG_CMD_PING | \
  152. CFG_CMD_POST_DIAG | \
  153. CFG_CMD_REGINFO | \
  154. CFG_CMD_SNTP | \
  155. CFG_CMD_BSP)
  156. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  157. #include <cmd_confdefs.h>
  158. #define CONFIG_TIMESTAMP /* display image timestamps */
  159. #if (TEXT_BASE != 0xFFF00000)
  160. # define CFG_LOWBOOT 1 /* Boot low */
  161. #endif
  162. /*
  163. * Autobooting
  164. */
  165. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  166. #define CONFIG_PREBOOT "echo;" \
  167. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  168. "echo"
  169. #undef CONFIG_BOOTARGS
  170. #ifdef CONFIG_STK52XX
  171. # if defined(CONFIG_TQM5200_B)
  172. # if defined(CFG_LOWBOOT)
  173. # define ENV_UPDT \
  174. "update=protect off FC000000 FC07FFFF;" \
  175. "erase FC000000 FC07FFFF;" \
  176. "cp.b 200000 FC000000 ${filesize};" \
  177. "protect on FC000000 FC07FFFF\0"
  178. # else /* highboot */
  179. # define ENV_UPDT \
  180. "update=protect off FFF00000 FFF7FFFF;" \
  181. "erase FFF00000 FFF7FFFF;" \
  182. "cp.b 200000 FFF00000 ${filesize};" \
  183. "protect on FFF00000 FFF7FFFF\0"
  184. # endif /* CFG_LOWBOOT */
  185. # else /* !CONFIG_TQM5200_B */
  186. # define ENV_UPDT \
  187. "update=protect off FC000000 FC05FFFF;" \
  188. "erase FC000000 FC05FFFF;" \
  189. "cp.b 200000 FC000000 ${filesize};" \
  190. "protect on FC000000 FC05FFFF\0"
  191. # endif /* CONFIG_TQM5200_B */
  192. #elif defined (CONFIG_CAM5200)
  193. # define ENV_UPDT \
  194. "update=protect off FC000000 FC03FFFF;" \
  195. "erase FC000000 FC03FFFF;" \
  196. "cp.b 200000 FC000000 ${filesize};" \
  197. "protect on FC000000 FC03FFFF\0"
  198. #else
  199. # error "Unknown Carrier Board"
  200. #endif /* CONFIG_STK52XX */
  201. #define CONFIG_EXTRA_ENV_SETTINGS \
  202. "netdev=eth0\0" \
  203. "rootpath=/opt/eldk/ppc_6xx\0" \
  204. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  205. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  206. "nfsroot=${serverip}:${rootpath}\0" \
  207. "addip=setenv bootargs ${bootargs} " \
  208. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  209. ":${hostname}:${netdev}:off panic=1\0" \
  210. "addcons=setenv bootargs ${bootargs} " \
  211. "console=ttyS0,${baudrate}\0" \
  212. "flash_self=run ramargs addip addcons;" \
  213. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  214. "flash_nfs=run nfsargs addip addcons;" \
  215. "bootm ${kernel_addr}\0" \
  216. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addcons;" \
  217. "bootm\0" \
  218. "bootfile=/tftpboot/tqm5200/uImage\0" \
  219. "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
  220. "load=tftp 200000 ${u-boot}\0" \
  221. ENV_UPDT \
  222. ""
  223. #define CONFIG_BOOTCOMMAND "run net_nfs"
  224. /*
  225. * IPB Bus clocking configuration.
  226. */
  227. #define CFG_IPBSPEED_133 /* define for 133MHz speed */
  228. #if defined(CFG_IPBSPEED_133)
  229. /*
  230. * PCI Bus clocking configuration
  231. *
  232. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  233. * CFG_IPBSPEED_133 is defined. This is because a PCI Clock of 66 MHz yet hasn't
  234. * been tested with a IPB Bus Clock of 66 MHz.
  235. */
  236. #define CFG_PCISPEED_66 /* define for 66MHz speed */
  237. #endif
  238. /*
  239. * I2C configuration
  240. */
  241. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  242. #ifdef CONFIG_TQM5200_REV100
  243. #define CFG_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
  244. #else
  245. #define CFG_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
  246. #endif
  247. /*
  248. * I2C clock frequency
  249. *
  250. * Please notice, that the resulting clock frequency could differ from the
  251. * configured value. This is because the I2C clock is derived from system
  252. * clock over a frequency divider with only a few divider values. U-boot
  253. * calculates the best approximation for CFG_I2C_SPEED. However the calculated
  254. * approximation allways lies below the configured value, never above.
  255. */
  256. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  257. #define CFG_I2C_SLAVE 0x7F
  258. /*
  259. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
  260. * also). For other EEPROMs configuration should be verified. On Mini-FAP the
  261. * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
  262. * same configuration could be used.
  263. */
  264. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  265. #define CFG_I2C_EEPROM_ADDR_LEN 2
  266. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  267. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
  268. /*
  269. * HW-Monitor configuration on Mini-FAP
  270. */
  271. #if defined (CONFIG_MINIFAP)
  272. #define CFG_I2C_HWMON_ADDR 0x2C
  273. #endif
  274. /* List of I2C addresses to be verified by POST */
  275. #if defined (CONFIG_MINIFAP)
  276. #undef I2C_ADDR_LIST
  277. #define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \
  278. CFG_I2C_HWMON_ADDR, \
  279. CFG_I2C_SLAVE }
  280. #endif
  281. /*
  282. * Flash configuration
  283. */
  284. #define CFG_FLASH_BASE 0xFC000000
  285. /* use CFI flash driver */
  286. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  287. #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  288. #define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
  289. #define CFG_FLASH_EMPTY_INFO
  290. #define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
  291. #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  292. #define CFG_FLASH_USE_BUFFER_WRITE 1
  293. #if defined (CONFIG_CAM5200)
  294. # define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
  295. #elif defined(CONFIG_TQM5200_B)
  296. # define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00080000)
  297. #else
  298. # define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
  299. #endif
  300. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  301. (= chip selects) */
  302. /* Dynamic MTD partition support */
  303. #define CONFIG_JFFS2_CMDLINE
  304. #define MTDIDS_DEFAULT "nor0=TQM5200-0"
  305. #ifdef CONFIG_STK52XX
  306. # if defined(CONFIG_TQM5200_B)
  307. # if defined(CFG_LOWBOOT)
  308. # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:1m(firmware)," \
  309. "1536k(kernel)," \
  310. "3584k(small-fs)," \
  311. "2m(initrd)," \
  312. "8m(misc)," \
  313. "16m(big-fs)"
  314. # else /* highboot */
  315. # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:2560k(kernel)," \
  316. "3584k(small-fs)," \
  317. "2m(initrd)," \
  318. "8m(misc)," \
  319. "15m(big-fs)," \
  320. "1m(firmware)"
  321. # endif /* CFG_LOWBOOT */
  322. # else /* !CONFIG_TQM5200_B */
  323. # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
  324. "1408k(kernel)," \
  325. "2m(initrd)," \
  326. "4m(small-fs)," \
  327. "8m(misc)," \
  328. "16m(big-fs)"
  329. # endif /* CONFIG_TQM5200_B */
  330. #elif defined (CONFIG_CAM5200)
  331. # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:768k(firmware)," \
  332. "1792k(kernel)," \
  333. "3584k(small-fs)," \
  334. "2m(initrd)," \
  335. "8m(misc)," \
  336. "16m(big-fs)"
  337. #else
  338. # error "Unknown Carrier Board"
  339. #endif /* CONFIG_STK52XX */
  340. /*
  341. * Environment settings
  342. */
  343. #define CFG_ENV_IS_IN_FLASH 1
  344. #define CFG_ENV_SIZE 0x4000 /* 16 k - keep small for fast booting */
  345. #if defined(CONFIG_TQM5200_B)
  346. #define CFG_ENV_SECT_SIZE 0x40000
  347. #else
  348. #define CFG_ENV_SECT_SIZE 0x20000
  349. #endif /* CONFIG_TQM5200_B */
  350. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  351. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  352. /*
  353. * Memory map
  354. */
  355. #define CFG_MBAR 0xF0000000
  356. #define CFG_SDRAM_BASE 0x00000000
  357. #define CFG_DEFAULT_MBAR 0x80000000
  358. /* Use ON-Chip SRAM until RAM will be available */
  359. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  360. #ifdef CONFIG_POST
  361. /* preserve space for the post_word at end of on-chip SRAM */
  362. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  363. #else
  364. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  365. #endif
  366. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  367. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  368. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  369. #define CFG_MONITOR_BASE TEXT_BASE
  370. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  371. # define CFG_RAMBOOT 1
  372. #endif
  373. #if defined (CONFIG_CAM5200)
  374. # define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  375. #elif defined(CONFIG_TQM5200_B)
  376. # define CFG_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
  377. #else
  378. # define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  379. #endif
  380. #define CFG_MALLOC_LEN (1024 << 10) /* Reserve 1024 kB for malloc() */
  381. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  382. /*
  383. * Ethernet configuration
  384. */
  385. #define CONFIG_MPC5xxx_FEC 1
  386. /*
  387. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  388. */
  389. /* #define CONFIG_FEC_10MBIT 1 */
  390. #define CONFIG_PHY_ADDR 0x00
  391. /*
  392. * GPIO configuration
  393. *
  394. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
  395. * Bit 0 (mask: 0x80000000): 1
  396. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  397. * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
  398. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
  399. * Use for REV200 STK52XX boards. Do not use with REV100 modules
  400. * (because, there I2C1 is used as I2C bus)
  401. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  402. * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
  403. * 000 -> All PSC2 pins are GIOPs
  404. * 001 -> CAN1/2 on PSC2 pins
  405. * Use for REV100 STK52xx boards
  406. * use PSC6:
  407. * on STK52xx:
  408. * use as UART. Pins PSC6_0 to PSC6_3 are used.
  409. * Bits 9:11 (mask: 0x00700000):
  410. * 101 -> PSC6 : Extended POST test is not available
  411. * on MINI-FAP and TQM5200_IB:
  412. * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
  413. * 000 -> PSC6 could not be used as UART, CODEC or IrDA
  414. * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
  415. * tests.
  416. */
  417. #if defined (CONFIG_MINIFAP)
  418. # define CFG_GPS_PORT_CONFIG 0x91000004
  419. #elif defined (CONFIG_STK52XX)
  420. # if defined (CONFIG_STK52XX_REV100)
  421. # define CFG_GPS_PORT_CONFIG 0x81500014
  422. # else /* STK52xx REV200 and above */
  423. # if defined (CONFIG_TQM5200_REV100)
  424. # error TQM5200 REV100 not supported on STK52XX REV200 or above
  425. # else/* TQM5200 REV200 and above */
  426. # define CFG_GPS_PORT_CONFIG 0x91500004
  427. # endif
  428. # endif
  429. #else /* TMQ5200 Inbetriebnahme-Board */
  430. # define CFG_GPS_PORT_CONFIG 0x81000004
  431. #endif
  432. /*
  433. * RTC configuration
  434. */
  435. #if defined (CONFIG_STK52XX) && !defined (CONFIG_STK52XX_REV100)
  436. # define CONFIG_RTC_M41T11 1
  437. # define CFG_I2C_RTC_ADDR 0x68
  438. # define CFG_M41T11_BASE_YEAR 1900 /* because Linux uses the same base
  439. year */
  440. #else
  441. # define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  442. #endif
  443. /*
  444. * Miscellaneous configurable options
  445. */
  446. #define CFG_LONGHELP /* undef to save memory */
  447. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  448. #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
  449. #define CFG_PROMPT_HUSH_PS2 "> "
  450. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  451. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  452. #else
  453. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  454. #endif
  455. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  456. #define CFG_MAXARGS 16 /* max number of command args */
  457. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  458. /* Enable an alternate, more extensive memory test */
  459. #define CFG_ALT_MEMTEST
  460. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  461. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  462. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  463. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  464. /*
  465. * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
  466. * which is normally part of the default commands (CFV_CMD_DFL)
  467. */
  468. #define CONFIG_LOOPW
  469. /*
  470. * Various low-level settings
  471. */
  472. #if defined(CONFIG_MPC5200)
  473. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  474. #define CFG_HID0_FINAL HID0_ICE
  475. #else
  476. #define CFG_HID0_INIT 0
  477. #define CFG_HID0_FINAL 0
  478. #endif
  479. #define CFG_BOOTCS_START CFG_FLASH_BASE
  480. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  481. #ifdef CFG_PCISPEED_66
  482. #define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  483. #else
  484. #define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  485. #endif
  486. #define CFG_CS0_START CFG_FLASH_BASE
  487. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  488. #define CONFIG_LAST_STAGE_INIT
  489. /*
  490. * SRAM - Do not map below 2 GB in address space, because this area is used
  491. * for SDRAM autosizing.
  492. */
  493. #define CFG_CS2_START 0xE5000000
  494. #define CFG_CS2_SIZE 0x100000 /* 1 MByte */
  495. #define CFG_CS2_CFG 0x0004D930
  496. /*
  497. * Grafic controller - Do not map below 2 GB in address space, because this
  498. * area is used for SDRAM autosizing.
  499. */
  500. #define SM501_FB_BASE 0xE0000000
  501. #define CFG_CS1_START (SM501_FB_BASE)
  502. #define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
  503. #define CFG_CS1_CFG 0x8F48FF70
  504. #define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
  505. #define CFG_CS_BURST 0x00000000
  506. #define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
  507. #define CFG_RESET_ADDRESS 0xff000000
  508. /*-----------------------------------------------------------------------
  509. * USB stuff
  510. *-----------------------------------------------------------------------
  511. */
  512. #define CONFIG_USB_CLOCK 0x0001BBBB
  513. #define CONFIG_USB_CONFIG 0x00001000
  514. /*-----------------------------------------------------------------------
  515. * IDE/ATA stuff Supports IDE harddisk
  516. *-----------------------------------------------------------------------
  517. */
  518. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  519. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  520. #undef CONFIG_IDE_LED /* LED for ide not supported */
  521. #define CONFIG_IDE_RESET /* reset for ide supported */
  522. #define CONFIG_IDE_PREINIT
  523. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  524. #define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  525. #define CFG_ATA_IDE0_OFFSET 0x0000
  526. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  527. /* Offset for data I/O */
  528. #define CFG_ATA_DATA_OFFSET (0x0060)
  529. /* Offset for normal register accesses */
  530. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  531. /* Offset for alternate registers */
  532. #define CFG_ATA_ALT_OFFSET (0x005C)
  533. /* Interval between registers */
  534. #define CFG_ATA_STRIDE 4
  535. #endif /* __CONFIG_H */