board.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. /*
  2. * board.c
  3. *
  4. * Board functions for TI AM335X based boards
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <common.h>
  19. #include <errno.h>
  20. #include <spl.h>
  21. #include <asm/arch/cpu.h>
  22. #include <asm/arch/hardware.h>
  23. #include <asm/arch/omap.h>
  24. #include <asm/arch/ddr_defs.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/gpio.h>
  27. #include <asm/arch/mmc_host_def.h>
  28. #include <asm/arch/sys_proto.h>
  29. #include <asm/io.h>
  30. #include <asm/emif.h>
  31. #include <asm/gpio.h>
  32. #include <i2c.h>
  33. #include <miiphy.h>
  34. #include <cpsw.h>
  35. #include "board.h"
  36. DECLARE_GLOBAL_DATA_PTR;
  37. static struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
  38. #ifdef CONFIG_SPL_BUILD
  39. static struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
  40. #endif
  41. /* MII mode defines */
  42. #define MII_MODE_ENABLE 0x0
  43. #define RGMII_MODE_ENABLE 0x3A
  44. /* GPIO that controls power to DDR on EVM-SK */
  45. #define GPIO_DDR_VTT_EN 7
  46. static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
  47. static struct am335x_baseboard_id __attribute__((section (".data"))) header;
  48. static inline int board_is_bone(void)
  49. {
  50. return !strncmp(header.name, "A335BONE", HDR_NAME_LEN);
  51. }
  52. static inline int board_is_bone_lt(void)
  53. {
  54. return !strncmp(header.name, "A335BNLT", HDR_NAME_LEN);
  55. }
  56. static inline int board_is_evm_sk(void)
  57. {
  58. return !strncmp("A335X_SK", header.name, HDR_NAME_LEN);
  59. }
  60. static inline int board_is_idk(void)
  61. {
  62. return !strncmp(header.config, "SKU#02", 6);
  63. }
  64. int board_is_evm_15_or_later(void)
  65. {
  66. return (!strncmp("A33515BB", header.name, 8) &&
  67. strncmp("1.5", header.version, 3) <= 0);
  68. }
  69. /*
  70. * Read header information from EEPROM into global structure.
  71. */
  72. static int read_eeprom(void)
  73. {
  74. /* Check if baseboard eeprom is available */
  75. if (i2c_probe(CONFIG_SYS_I2C_EEPROM_ADDR)) {
  76. puts("Could not probe the EEPROM; something fundamentally "
  77. "wrong on the I2C bus.\n");
  78. return -ENODEV;
  79. }
  80. /* read the eeprom using i2c */
  81. if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 2, (uchar *)&header,
  82. sizeof(header))) {
  83. puts("Could not read the EEPROM; something fundamentally"
  84. " wrong on the I2C bus.\n");
  85. return -EIO;
  86. }
  87. if (header.magic != 0xEE3355AA) {
  88. /*
  89. * read the eeprom using i2c again,
  90. * but use only a 1 byte address
  91. */
  92. if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 1,
  93. (uchar *)&header, sizeof(header))) {
  94. puts("Could not read the EEPROM; something "
  95. "fundamentally wrong on the I2C bus.\n");
  96. return -EIO;
  97. }
  98. if (header.magic != 0xEE3355AA) {
  99. printf("Incorrect magic number (0x%x) in EEPROM\n",
  100. header.magic);
  101. return -EINVAL;
  102. }
  103. }
  104. return 0;
  105. }
  106. /* UART Defines */
  107. #ifdef CONFIG_SPL_BUILD
  108. #define UART_RESET (0x1 << 1)
  109. #define UART_CLK_RUNNING_MASK 0x1
  110. #define UART_SMART_IDLE_EN (0x1 << 0x3)
  111. static void rtc32k_enable(void)
  112. {
  113. struct rtc_regs *rtc = (struct rtc_regs *)AM335X_RTC_BASE;
  114. /*
  115. * Unlock the RTC's registers. For more details please see the
  116. * RTC_SS section of the TRM. In order to unlock we need to
  117. * write these specific values (keys) in this order.
  118. */
  119. writel(0x83e70b13, &rtc->kick0r);
  120. writel(0x95a4f1e0, &rtc->kick1r);
  121. /* Enable the RTC 32K OSC by setting bits 3 and 6. */
  122. writel((1 << 3) | (1 << 6), &rtc->osc);
  123. }
  124. static const struct ddr_data ddr2_data = {
  125. .datardsratio0 = ((MT47H128M16RT25E_RD_DQS<<30) |
  126. (MT47H128M16RT25E_RD_DQS<<20) |
  127. (MT47H128M16RT25E_RD_DQS<<10) |
  128. (MT47H128M16RT25E_RD_DQS<<0)),
  129. .datawdsratio0 = ((MT47H128M16RT25E_WR_DQS<<30) |
  130. (MT47H128M16RT25E_WR_DQS<<20) |
  131. (MT47H128M16RT25E_WR_DQS<<10) |
  132. (MT47H128M16RT25E_WR_DQS<<0)),
  133. .datawiratio0 = ((MT47H128M16RT25E_PHY_WRLVL<<30) |
  134. (MT47H128M16RT25E_PHY_WRLVL<<20) |
  135. (MT47H128M16RT25E_PHY_WRLVL<<10) |
  136. (MT47H128M16RT25E_PHY_WRLVL<<0)),
  137. .datagiratio0 = ((MT47H128M16RT25E_PHY_GATELVL<<30) |
  138. (MT47H128M16RT25E_PHY_GATELVL<<20) |
  139. (MT47H128M16RT25E_PHY_GATELVL<<10) |
  140. (MT47H128M16RT25E_PHY_GATELVL<<0)),
  141. .datafwsratio0 = ((MT47H128M16RT25E_PHY_FIFO_WE<<30) |
  142. (MT47H128M16RT25E_PHY_FIFO_WE<<20) |
  143. (MT47H128M16RT25E_PHY_FIFO_WE<<10) |
  144. (MT47H128M16RT25E_PHY_FIFO_WE<<0)),
  145. .datawrsratio0 = ((MT47H128M16RT25E_PHY_WR_DATA<<30) |
  146. (MT47H128M16RT25E_PHY_WR_DATA<<20) |
  147. (MT47H128M16RT25E_PHY_WR_DATA<<10) |
  148. (MT47H128M16RT25E_PHY_WR_DATA<<0)),
  149. .datauserank0delay = MT47H128M16RT25E_PHY_RANK0_DELAY,
  150. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  151. };
  152. static const struct cmd_control ddr2_cmd_ctrl_data = {
  153. .cmd0csratio = MT47H128M16RT25E_RATIO,
  154. .cmd0dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
  155. .cmd0iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
  156. .cmd1csratio = MT47H128M16RT25E_RATIO,
  157. .cmd1dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
  158. .cmd1iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
  159. .cmd2csratio = MT47H128M16RT25E_RATIO,
  160. .cmd2dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
  161. .cmd2iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
  162. };
  163. static const struct emif_regs ddr2_emif_reg_data = {
  164. .sdram_config = MT47H128M16RT25E_EMIF_SDCFG,
  165. .ref_ctrl = MT47H128M16RT25E_EMIF_SDREF,
  166. .sdram_tim1 = MT47H128M16RT25E_EMIF_TIM1,
  167. .sdram_tim2 = MT47H128M16RT25E_EMIF_TIM2,
  168. .sdram_tim3 = MT47H128M16RT25E_EMIF_TIM3,
  169. .emif_ddr_phy_ctlr_1 = MT47H128M16RT25E_EMIF_READ_LATENCY,
  170. };
  171. static const struct ddr_data ddr3_data = {
  172. .datardsratio0 = MT41J128MJT125_RD_DQS,
  173. .datawdsratio0 = MT41J128MJT125_WR_DQS,
  174. .datafwsratio0 = MT41J128MJT125_PHY_FIFO_WE,
  175. .datawrsratio0 = MT41J128MJT125_PHY_WR_DATA,
  176. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  177. };
  178. static const struct ddr_data ddr3_evm_data = {
  179. .datardsratio0 = MT41J512M8RH125_RD_DQS,
  180. .datawdsratio0 = MT41J512M8RH125_WR_DQS,
  181. .datafwsratio0 = MT41J512M8RH125_PHY_FIFO_WE,
  182. .datawrsratio0 = MT41J512M8RH125_PHY_WR_DATA,
  183. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  184. };
  185. static const struct cmd_control ddr3_cmd_ctrl_data = {
  186. .cmd0csratio = MT41J128MJT125_RATIO,
  187. .cmd0dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
  188. .cmd0iclkout = MT41J128MJT125_INVERT_CLKOUT,
  189. .cmd1csratio = MT41J128MJT125_RATIO,
  190. .cmd1dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
  191. .cmd1iclkout = MT41J128MJT125_INVERT_CLKOUT,
  192. .cmd2csratio = MT41J128MJT125_RATIO,
  193. .cmd2dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
  194. .cmd2iclkout = MT41J128MJT125_INVERT_CLKOUT,
  195. };
  196. static const struct cmd_control ddr3_evm_cmd_ctrl_data = {
  197. .cmd0csratio = MT41J512M8RH125_RATIO,
  198. .cmd0dldiff = MT41J512M8RH125_DLL_LOCK_DIFF,
  199. .cmd0iclkout = MT41J512M8RH125_INVERT_CLKOUT,
  200. .cmd1csratio = MT41J512M8RH125_RATIO,
  201. .cmd1dldiff = MT41J512M8RH125_DLL_LOCK_DIFF,
  202. .cmd1iclkout = MT41J512M8RH125_INVERT_CLKOUT,
  203. .cmd2csratio = MT41J512M8RH125_RATIO,
  204. .cmd2dldiff = MT41J512M8RH125_DLL_LOCK_DIFF,
  205. .cmd2iclkout = MT41J512M8RH125_INVERT_CLKOUT,
  206. };
  207. static struct emif_regs ddr3_emif_reg_data = {
  208. .sdram_config = MT41J128MJT125_EMIF_SDCFG,
  209. .ref_ctrl = MT41J128MJT125_EMIF_SDREF,
  210. .sdram_tim1 = MT41J128MJT125_EMIF_TIM1,
  211. .sdram_tim2 = MT41J128MJT125_EMIF_TIM2,
  212. .sdram_tim3 = MT41J128MJT125_EMIF_TIM3,
  213. .zq_config = MT41J128MJT125_ZQ_CFG,
  214. .emif_ddr_phy_ctlr_1 = MT41J128MJT125_EMIF_READ_LATENCY,
  215. };
  216. static struct emif_regs ddr3_evm_emif_reg_data = {
  217. .sdram_config = MT41J512M8RH125_EMIF_SDCFG,
  218. .ref_ctrl = MT41J512M8RH125_EMIF_SDREF,
  219. .sdram_tim1 = MT41J512M8RH125_EMIF_TIM1,
  220. .sdram_tim2 = MT41J512M8RH125_EMIF_TIM2,
  221. .sdram_tim3 = MT41J512M8RH125_EMIF_TIM3,
  222. .zq_config = MT41J512M8RH125_ZQ_CFG,
  223. .emif_ddr_phy_ctlr_1 = MT41J512M8RH125_EMIF_READ_LATENCY,
  224. };
  225. #endif
  226. /*
  227. * early system init of muxing and clocks.
  228. */
  229. void s_init(void)
  230. {
  231. /* WDT1 is already running when the bootloader gets control
  232. * Disable it to avoid "random" resets
  233. */
  234. writel(0xAAAA, &wdtimer->wdtwspr);
  235. while (readl(&wdtimer->wdtwwps) != 0x0)
  236. ;
  237. writel(0x5555, &wdtimer->wdtwspr);
  238. while (readl(&wdtimer->wdtwwps) != 0x0)
  239. ;
  240. #ifdef CONFIG_SPL_BUILD
  241. /* Setup the PLLs and the clocks for the peripherals */
  242. pll_init();
  243. /* Enable RTC32K clock */
  244. rtc32k_enable();
  245. /* UART softreset */
  246. u32 regVal;
  247. #ifdef CONFIG_SERIAL1
  248. enable_uart0_pin_mux();
  249. #endif /* CONFIG_SERIAL1 */
  250. #ifdef CONFIG_SERIAL2
  251. enable_uart1_pin_mux();
  252. #endif /* CONFIG_SERIAL2 */
  253. #ifdef CONFIG_SERIAL3
  254. enable_uart2_pin_mux();
  255. #endif /* CONFIG_SERIAL3 */
  256. #ifdef CONFIG_SERIAL4
  257. enable_uart3_pin_mux();
  258. #endif /* CONFIG_SERIAL4 */
  259. #ifdef CONFIG_SERIAL5
  260. enable_uart4_pin_mux();
  261. #endif /* CONFIG_SERIAL5 */
  262. #ifdef CONFIG_SERIAL6
  263. enable_uart5_pin_mux();
  264. #endif /* CONFIG_SERIAL6 */
  265. regVal = readl(&uart_base->uartsyscfg);
  266. regVal |= UART_RESET;
  267. writel(regVal, &uart_base->uartsyscfg);
  268. while ((readl(&uart_base->uartsyssts) &
  269. UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
  270. ;
  271. /* Disable smart idle */
  272. regVal = readl(&uart_base->uartsyscfg);
  273. regVal |= UART_SMART_IDLE_EN;
  274. writel(regVal, &uart_base->uartsyscfg);
  275. gd = &gdata;
  276. preloader_console_init();
  277. /* Initalize the board header */
  278. enable_i2c0_pin_mux();
  279. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  280. if (read_eeprom() < 0)
  281. puts("Could not get board ID.\n");
  282. enable_board_pin_mux(&header);
  283. if (board_is_evm_sk()) {
  284. /*
  285. * EVM SK 1.2A and later use gpio0_7 to enable DDR3.
  286. * This is safe enough to do on older revs.
  287. */
  288. gpio_request(GPIO_DDR_VTT_EN, "ddr_vtt_en");
  289. gpio_direction_output(GPIO_DDR_VTT_EN, 1);
  290. }
  291. if (board_is_evm_sk() || board_is_bone_lt())
  292. config_ddr(303, MT41J128MJT125_IOCTRL_VALUE, &ddr3_data,
  293. &ddr3_cmd_ctrl_data, &ddr3_emif_reg_data);
  294. else if (board_is_evm_15_or_later())
  295. config_ddr(303, MT41J512M8RH125_IOCTRL_VALUE, &ddr3_evm_data,
  296. &ddr3_evm_cmd_ctrl_data, &ddr3_evm_emif_reg_data);
  297. else
  298. config_ddr(266, MT47H128M16RT25E_IOCTRL_VALUE, &ddr2_data,
  299. &ddr2_cmd_ctrl_data, &ddr2_emif_reg_data);
  300. #endif
  301. }
  302. /*
  303. * Basic board specific setup. Pinmux has been handled already.
  304. */
  305. int board_init(void)
  306. {
  307. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  308. if (read_eeprom() < 0)
  309. puts("Could not get board ID.\n");
  310. gd->bd->bi_boot_params = PHYS_DRAM_1 + 0x100;
  311. gpmc_init();
  312. return 0;
  313. }
  314. #ifdef CONFIG_BOARD_LATE_INIT
  315. int board_late_init(void)
  316. {
  317. #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
  318. char safe_string[HDR_NAME_LEN + 1];
  319. /* Now set variables based on the header. */
  320. strncpy(safe_string, (char *)header.name, sizeof(header.name));
  321. safe_string[sizeof(header.name)] = 0;
  322. setenv("board_name", safe_string);
  323. strncpy(safe_string, (char *)header.version, sizeof(header.version));
  324. safe_string[sizeof(header.version)] = 0;
  325. setenv("board_rev", safe_string);
  326. #endif
  327. return 0;
  328. }
  329. #endif
  330. #ifdef CONFIG_DRIVER_TI_CPSW
  331. static void cpsw_control(int enabled)
  332. {
  333. /* VTP can be added here */
  334. return;
  335. }
  336. static struct cpsw_slave_data cpsw_slaves[] = {
  337. {
  338. .slave_reg_ofs = 0x208,
  339. .sliver_reg_ofs = 0xd80,
  340. .phy_id = 0,
  341. },
  342. {
  343. .slave_reg_ofs = 0x308,
  344. .sliver_reg_ofs = 0xdc0,
  345. .phy_id = 1,
  346. },
  347. };
  348. static struct cpsw_platform_data cpsw_data = {
  349. .mdio_base = AM335X_CPSW_MDIO_BASE,
  350. .cpsw_base = AM335X_CPSW_BASE,
  351. .mdio_div = 0xff,
  352. .channels = 8,
  353. .cpdma_reg_ofs = 0x800,
  354. .slaves = 1,
  355. .slave_data = cpsw_slaves,
  356. .ale_reg_ofs = 0xd00,
  357. .ale_entries = 1024,
  358. .host_port_reg_ofs = 0x108,
  359. .hw_stats_reg_ofs = 0x900,
  360. .mac_control = (1 << 5),
  361. .control = cpsw_control,
  362. .host_port_num = 0,
  363. .version = CPSW_CTRL_VERSION_2,
  364. };
  365. #endif
  366. #if defined(CONFIG_DRIVER_TI_CPSW) || \
  367. (defined(CONFIG_USB_ETHER) && defined(CONFIG_MUSB_GADGET))
  368. int board_eth_init(bd_t *bis)
  369. {
  370. int rv, n = 0;
  371. #ifdef CONFIG_DRIVER_TI_CPSW
  372. uint8_t mac_addr[6];
  373. uint32_t mac_hi, mac_lo;
  374. if (!eth_getenv_enetaddr("ethaddr", mac_addr)) {
  375. printf("<ethaddr> not set. Reading from E-fuse\n");
  376. /* try reading mac address from efuse */
  377. mac_lo = readl(&cdev->macid0l);
  378. mac_hi = readl(&cdev->macid0h);
  379. mac_addr[0] = mac_hi & 0xFF;
  380. mac_addr[1] = (mac_hi & 0xFF00) >> 8;
  381. mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
  382. mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
  383. mac_addr[4] = mac_lo & 0xFF;
  384. mac_addr[5] = (mac_lo & 0xFF00) >> 8;
  385. if (is_valid_ether_addr(mac_addr))
  386. eth_setenv_enetaddr("ethaddr", mac_addr);
  387. else
  388. goto try_usbether;
  389. }
  390. if (board_is_bone() || board_is_bone_lt() || board_is_idk()) {
  391. writel(MII_MODE_ENABLE, &cdev->miisel);
  392. cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
  393. PHY_INTERFACE_MODE_MII;
  394. } else {
  395. writel(RGMII_MODE_ENABLE, &cdev->miisel);
  396. cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
  397. PHY_INTERFACE_MODE_RGMII;
  398. }
  399. rv = cpsw_register(&cpsw_data);
  400. if (rv < 0)
  401. printf("Error %d registering CPSW switch\n", rv);
  402. else
  403. n += rv;
  404. #endif
  405. try_usbether:
  406. #if defined(CONFIG_USB_ETHER) && !defined(CONFIG_SPL_BUILD)
  407. rv = usb_eth_initialize(bis);
  408. if (rv < 0)
  409. printf("Error %d registering USB_ETHER\n", rv);
  410. else
  411. n += rv;
  412. #endif
  413. return n;
  414. }
  415. #endif