at91sam9263ek.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/sizes.h>
  26. #include <asm/arch/at91sam9263.h>
  27. #include <asm/arch/at91sam9263_matrix.h>
  28. #include <asm/arch/at91sam9_smc.h>
  29. #include <asm/arch/at91_common.h>
  30. #include <asm/arch/at91_pmc.h>
  31. #include <asm/arch/at91_rstc.h>
  32. #include <asm/arch/gpio.h>
  33. #include <asm/arch/io.h>
  34. #include <asm/arch/hardware.h>
  35. #include <lcd.h>
  36. #include <atmel_lcdc.h>
  37. #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
  38. #include <net.h>
  39. #endif
  40. #include <netdev.h>
  41. DECLARE_GLOBAL_DATA_PTR;
  42. /* ------------------------------------------------------------------------- */
  43. /*
  44. * Miscelaneous platform dependent initialisations
  45. */
  46. #ifdef CONFIG_CMD_NAND
  47. static void at91sam9263ek_nand_hw_init(void)
  48. {
  49. unsigned long csa;
  50. /* Enable CS3 */
  51. csa = at91_sys_read(AT91_MATRIX_EBI0CSA);
  52. at91_sys_write(AT91_MATRIX_EBI0CSA,
  53. csa | AT91_MATRIX_EBI0_CS3A_SMC_SMARTMEDIA);
  54. /* Configure SMC CS3 for NAND/SmartMedia */
  55. at91_sys_write(AT91_SMC_SETUP(3),
  56. AT91_SMC_NWESETUP_(1) | AT91_SMC_NCS_WRSETUP_(0) |
  57. AT91_SMC_NRDSETUP_(1) | AT91_SMC_NCS_RDSETUP_(0));
  58. at91_sys_write(AT91_SMC_PULSE(3),
  59. AT91_SMC_NWEPULSE_(3) | AT91_SMC_NCS_WRPULSE_(3) |
  60. AT91_SMC_NRDPULSE_(3) | AT91_SMC_NCS_RDPULSE_(3));
  61. at91_sys_write(AT91_SMC_CYCLE(3),
  62. AT91_SMC_NWECYCLE_(5) | AT91_SMC_NRDCYCLE_(5));
  63. at91_sys_write(AT91_SMC_MODE(3),
  64. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  65. AT91_SMC_EXNWMODE_DISABLE |
  66. #ifdef CONFIG_SYS_NAND_DBW_16
  67. AT91_SMC_DBW_16 |
  68. #else /* CONFIG_SYS_NAND_DBW_8 */
  69. AT91_SMC_DBW_8 |
  70. #endif
  71. AT91_SMC_TDF_(2));
  72. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_PIOA |
  73. 1 << AT91SAM9263_ID_PIOCDE);
  74. /* Configure RDY/BSY */
  75. at91_set_gpio_input(AT91_PIN_PA22, 1);
  76. /* Enable NandFlash */
  77. at91_set_gpio_output(AT91_PIN_PD15, 1);
  78. }
  79. #endif
  80. #ifdef CONFIG_HAS_DATAFLASH
  81. static void at91sam9263ek_spi_hw_init(void)
  82. {
  83. at91_set_B_periph(AT91_PIN_PA5, 0); /* SPI0_NPCS0 */
  84. at91_set_B_periph(AT91_PIN_PA0, 0); /* SPI0_MISO */
  85. at91_set_B_periph(AT91_PIN_PA1, 0); /* SPI0_MOSI */
  86. at91_set_B_periph(AT91_PIN_PA2, 0); /* SPI0_SPCK */
  87. /* Enable clock */
  88. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_SPI0);
  89. }
  90. #endif
  91. #ifdef CONFIG_MACB
  92. static void at91sam9263ek_macb_hw_init(void)
  93. {
  94. /* Enable clock */
  95. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_EMAC);
  96. /*
  97. * Disable pull-up on:
  98. * RXDV (PC25) => PHY normal mode (not Test mode)
  99. * ERX0 (PE25) => PHY ADDR0
  100. * ERX1 (PE26) => PHY ADDR1 => PHYADDR = 0x0
  101. *
  102. * PHY has internal pull-down
  103. */
  104. writel(pin_to_mask(AT91_PIN_PC25),
  105. pin_to_controller(AT91_PIN_PC0) + PIO_PUDR);
  106. writel(pin_to_mask(AT91_PIN_PE25) |
  107. pin_to_mask(AT91_PIN_PE26),
  108. pin_to_controller(AT91_PIN_PE0) + PIO_PUDR);
  109. /* Need to reset PHY -> 500ms reset */
  110. at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
  111. (AT91_RSTC_ERSTL & (0x0D << 8)) |
  112. AT91_RSTC_URSTEN);
  113. at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_EXTRST);
  114. /* Wait for end hardware reset */
  115. while (!(at91_sys_read(AT91_RSTC_SR) & AT91_RSTC_NRSTL));
  116. /* Restore NRST value */
  117. at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
  118. (AT91_RSTC_ERSTL & (0x0 << 8)) |
  119. AT91_RSTC_URSTEN);
  120. /* Re-enable pull-up */
  121. writel(pin_to_mask(AT91_PIN_PC25),
  122. pin_to_controller(AT91_PIN_PC0) + PIO_PUER);
  123. writel(pin_to_mask(AT91_PIN_PE25) |
  124. pin_to_mask(AT91_PIN_PE26),
  125. pin_to_controller(AT91_PIN_PE0) + PIO_PUER);
  126. at91_set_A_periph(AT91_PIN_PE21, 0); /* ETXCK_EREFCK */
  127. at91_set_B_periph(AT91_PIN_PC25, 0); /* ERXDV */
  128. at91_set_A_periph(AT91_PIN_PE25, 0); /* ERX0 */
  129. at91_set_A_periph(AT91_PIN_PE26, 0); /* ERX1 */
  130. at91_set_A_periph(AT91_PIN_PE27, 0); /* ERXER */
  131. at91_set_A_periph(AT91_PIN_PE28, 0); /* ETXEN */
  132. at91_set_A_periph(AT91_PIN_PE23, 0); /* ETX0 */
  133. at91_set_A_periph(AT91_PIN_PE24, 0); /* ETX1 */
  134. at91_set_A_periph(AT91_PIN_PE30, 0); /* EMDIO */
  135. at91_set_A_periph(AT91_PIN_PE29, 0); /* EMDC */
  136. #ifndef CONFIG_RMII
  137. at91_set_A_periph(AT91_PIN_PE22, 0); /* ECRS */
  138. at91_set_B_periph(AT91_PIN_PC26, 0); /* ECOL */
  139. at91_set_B_periph(AT91_PIN_PC22, 0); /* ERX2 */
  140. at91_set_B_periph(AT91_PIN_PC23, 0); /* ERX3 */
  141. at91_set_B_periph(AT91_PIN_PC27, 0); /* ERXCK */
  142. at91_set_B_periph(AT91_PIN_PC20, 0); /* ETX2 */
  143. at91_set_B_periph(AT91_PIN_PC21, 0); /* ETX3 */
  144. at91_set_B_periph(AT91_PIN_PC24, 0); /* ETXER */
  145. #endif
  146. }
  147. #endif
  148. #ifdef CONFIG_USB_OHCI_NEW
  149. static void at91sam9263ek_uhp_hw_init(void)
  150. {
  151. /* Enable VBus on UHP ports */
  152. at91_set_gpio_output(AT91_PIN_PA21, 0);
  153. at91_set_gpio_output(AT91_PIN_PA24, 0);
  154. }
  155. #endif
  156. #ifdef CONFIG_LCD
  157. vidinfo_t panel_info = {
  158. vl_col: 240,
  159. vl_row: 320,
  160. vl_clk: 4965000,
  161. vl_sync: ATMEL_LCDC_INVLINE_INVERTED |
  162. ATMEL_LCDC_INVFRAME_INVERTED,
  163. vl_bpix: 3,
  164. vl_tft: 1,
  165. vl_hsync_len: 5,
  166. vl_left_margin: 1,
  167. vl_right_margin:33,
  168. vl_vsync_len: 1,
  169. vl_upper_margin:1,
  170. vl_lower_margin:0,
  171. mmio: AT91SAM9263_LCDC_BASE,
  172. };
  173. void lcd_enable(void)
  174. {
  175. at91_set_gpio_value(AT91_PIN_PA30, 1); /* power up */
  176. }
  177. void lcd_disable(void)
  178. {
  179. at91_set_gpio_value(AT91_PIN_PA30, 0); /* power down */
  180. }
  181. static void at91sam9263ek_lcd_hw_init(void)
  182. {
  183. at91_set_A_periph(AT91_PIN_PC1, 0); /* LCDHSYNC */
  184. at91_set_A_periph(AT91_PIN_PC2, 0); /* LCDDOTCK */
  185. at91_set_A_periph(AT91_PIN_PC3, 0); /* LCDDEN */
  186. at91_set_B_periph(AT91_PIN_PB9, 0); /* LCDCC */
  187. at91_set_A_periph(AT91_PIN_PC6, 0); /* LCDD2 */
  188. at91_set_A_periph(AT91_PIN_PC7, 0); /* LCDD3 */
  189. at91_set_A_periph(AT91_PIN_PC8, 0); /* LCDD4 */
  190. at91_set_A_periph(AT91_PIN_PC9, 0); /* LCDD5 */
  191. at91_set_A_periph(AT91_PIN_PC10, 0); /* LCDD6 */
  192. at91_set_A_periph(AT91_PIN_PC11, 0); /* LCDD7 */
  193. at91_set_A_periph(AT91_PIN_PC14, 0); /* LCDD10 */
  194. at91_set_A_periph(AT91_PIN_PC15, 0); /* LCDD11 */
  195. at91_set_A_periph(AT91_PIN_PC16, 0); /* LCDD12 */
  196. at91_set_B_periph(AT91_PIN_PC12, 0); /* LCDD13 */
  197. at91_set_A_periph(AT91_PIN_PC18, 0); /* LCDD14 */
  198. at91_set_A_periph(AT91_PIN_PC19, 0); /* LCDD15 */
  199. at91_set_A_periph(AT91_PIN_PC22, 0); /* LCDD18 */
  200. at91_set_A_periph(AT91_PIN_PC23, 0); /* LCDD19 */
  201. at91_set_A_periph(AT91_PIN_PC24, 0); /* LCDD20 */
  202. at91_set_B_periph(AT91_PIN_PC17, 0); /* LCDD21 */
  203. at91_set_A_periph(AT91_PIN_PC26, 0); /* LCDD22 */
  204. at91_set_A_periph(AT91_PIN_PC27, 0); /* LCDD23 */
  205. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_LCDC);
  206. gd->fb_base = AT91SAM9263_SRAM0_BASE;
  207. }
  208. #ifdef CONFIG_LCD_INFO
  209. #include <nand.h>
  210. #include <version.h>
  211. void lcd_show_board_info(void)
  212. {
  213. ulong dram_size, nand_size;
  214. int i;
  215. char temp[32];
  216. lcd_printf ("%s\n", U_BOOT_VERSION);
  217. lcd_printf ("(C) 2008 ATMEL Corp\n");
  218. lcd_printf ("at91support@atmel.com\n");
  219. lcd_printf ("%s CPU at %s MHz\n",
  220. AT91_CPU_NAME,
  221. strmhz(temp, AT91_CPU_CLOCK));
  222. dram_size = 0;
  223. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
  224. dram_size += gd->bd->bi_dram[i].size;
  225. nand_size = 0;
  226. for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
  227. nand_size += nand_info[i].size;
  228. lcd_printf (" %ld MB SDRAM, %ld MB NAND\n",
  229. dram_size >> 20,
  230. nand_size >> 20 );
  231. }
  232. #endif /* CONFIG_LCD_INFO */
  233. #endif
  234. int board_init(void)
  235. {
  236. /* Enable Ctrlc */
  237. console_init_f();
  238. /* arch number of AT91SAM9263EK-Board */
  239. gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9263EK;
  240. /* adress of boot parameters */
  241. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  242. at91_serial_hw_init();
  243. #ifdef CONFIG_CMD_NAND
  244. at91sam9263ek_nand_hw_init();
  245. #endif
  246. #ifdef CONFIG_HAS_DATAFLASH
  247. at91sam9263ek_spi_hw_init();
  248. #endif
  249. #ifdef CONFIG_MACB
  250. at91sam9263ek_macb_hw_init();
  251. #endif
  252. #ifdef CONFIG_USB_OHCI_NEW
  253. at91sam9263ek_uhp_hw_init();
  254. #endif
  255. #ifdef CONFIG_LCD
  256. at91sam9263ek_lcd_hw_init();
  257. #endif
  258. return 0;
  259. }
  260. int dram_init(void)
  261. {
  262. gd->bd->bi_dram[0].start = PHYS_SDRAM;
  263. gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
  264. return 0;
  265. }
  266. #ifdef CONFIG_RESET_PHY_R
  267. void reset_phy(void)
  268. {
  269. #ifdef CONFIG_MACB
  270. /*
  271. * Initialize ethernet HW addr prior to starting Linux,
  272. * needed for nfsroot
  273. */
  274. eth_init(gd->bd);
  275. #endif
  276. }
  277. #endif
  278. int board_eth_init(bd_t *bis)
  279. {
  280. int rc = 0;
  281. #ifdef CONFIG_MACB
  282. rc = macb_eth_initialize(0, (void *)AT91SAM9263_BASE_EMAC, 0x00);
  283. #endif
  284. return rc;
  285. }