QS860T.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /*
  2. * (C) Copyright 2003
  3. * MuLogic B.V.
  4. *
  5. * (C) Copyright 2002
  6. * Simple Network Magic Corporation
  7. *
  8. * (C) Copyright 2000
  9. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. /*
  30. * board/config.h - configuration options, board specific
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /* various debug settings */
  35. #undef CFG_DEVICE_NULLDEV /* null device */
  36. #undef CONFIG_SILENT_CONSOLE /* silent console */
  37. #undef CFG_CONSOLE_INFO_QUIET /* silent console ? */
  38. #undef DEBUG /* debug output code */
  39. #undef DEBUG_FLASH /* debug flash code */
  40. #undef FLASH_DEBUG /* debug fash code */
  41. #undef DEBUG_ENV /* debug environment code */
  42. #define CFG_DIRECT_FLASH_TFTP 1 /* allow direct tftp to flash */
  43. #define CONFIG_ENV_OVERWRITE 1 /* allow overwrite MAC address */
  44. /*
  45. * High Level Configuration Options
  46. * (easy to change)
  47. */
  48. #define CONFIG_MPC860 1 /* This is a MPC860 CPU */
  49. #define CONFIG_QS860T 1 /* ...on a QS860T module */
  50. #define CONFIG_FEC_ENET 1 /* FEC 10/100BaseT ethernet */
  51. #define CONFIG_MII
  52. #define FEC_INTERRUPT SIU_LEVEL1
  53. #undef CONFIG_SCC1_ENET /* SCC1 10BaseT ethernet */
  54. #define CFG_DISCOVER_PHY
  55. #undef CONFIG_8xx_CONS_SMC1
  56. #define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC */
  57. #undef CONFIG_8xx_CONS_NONE
  58. #define CONFIG_BAUDRATE 38400 /* console baudrate = 38.4kbps */
  59. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  60. /* Pass clocks to Linux 2.4.18 in Hz */
  61. #undef CONFIG_CLOCKS_IN_MHZ /* clocks passsed to Linux in MHz */
  62. #define CONFIG_PREBOOT "echo;" \
  63. "echo 'Type \"run flash_nfs\" to mount root filesystem over NFS';" \
  64. "echo"
  65. #undef CONFIG_BOOTARGS
  66. /* TODO compare against CADM860 */
  67. #define CONFIG_BOOTCOMMAND "bootp; " \
  68. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  69. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  70. "bootm"
  71. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  72. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  73. #undef CONFIG_WATCHDOG /* watchdog disabled */
  74. #undef CONFIG_STATUS_LED /* Status LED disabled */
  75. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  76. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  77. #define CONFIG_MAC_PARTITION
  78. #define CONFIG_DOS_PARTITION
  79. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  80. /*
  81. * Command line configuration.
  82. */
  83. #include <config_cmd_default.h>
  84. #define CONFIG_CMD_REGINFO
  85. #define CONFIG_CMD_IMMAP
  86. #define CONFIG_CMD_ASKENV
  87. #define CONFIG_CMD_NET
  88. #define CONFIG_CMD_DHCP
  89. #define CONFIG_CMD_DATE
  90. /* TODO */
  91. #if 0
  92. /* Look at these */
  93. CONFIG_IPADDR
  94. CONFIG_SERVERIP
  95. CONFIG_I2C
  96. CONFIG_SPI
  97. #endif
  98. /*
  99. * Environment variable storage is in NVRAM
  100. */
  101. #define CFG_ENV_IS_IN_NVRAM 1
  102. #define CFG_ENV_SIZE 0x00001000 /* We use only the last 4K for PPCBoot */
  103. #define CFG_ENV_ADDR 0xD100E000
  104. /*
  105. * Miscellaneous configurable options
  106. */
  107. #define CFG_LONGHELP /* undef to save memory */
  108. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  109. #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
  110. #define CFG_PROMPT_HUSH_PS2 "> "
  111. #if defined(CONFIG_CMD_KGDB)
  112. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  113. #else
  114. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  115. #endif
  116. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  117. #define CFG_MAXARGS 16 /* max number of command args */
  118. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  119. /* TODO - size? */
  120. #define CFG_MEMTEST_START 0x0400000 /* memtest works */
  121. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  122. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  123. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  124. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  125. /*-----------------------------------------------------------------------
  126. * Low Level Configuration Settings
  127. * (address mappings, register initial values, etc.)
  128. * You should know what you are doing if you make changes here.
  129. */
  130. /*-----------------------------------------------------------------------
  131. * Internal Memory Mapped Register
  132. */
  133. #define CFG_IMMR 0xF0000000
  134. /*-----------------------------------------------------------------------
  135. * Definitions for initial stack pointer and data area (in DPRAM)
  136. */
  137. #define CFG_INIT_RAM_ADDR CFG_IMMR
  138. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  139. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  140. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  141. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  142. /*-----------------------------------------------------------------------
  143. * Start addresses for the final memory configuration
  144. * (Set up by the startup code)
  145. * Please note that CFG_SDRAM_BASE _must_ start at 0
  146. */
  147. #define CFG_SDRAM_BASE 0x00000000
  148. #define CFG_FLASH_BASE 0xFFF00000
  149. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  150. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  151. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  152. /*
  153. * For booting Linux, the board info and command line data
  154. * have to be in the first 8 MB of memory, since this is
  155. * the maximum mapped by the Linux kernel during initialization.
  156. */
  157. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  158. /* TODO flash parameters */
  159. /*-----------------------------------------------------------------------
  160. * FLASH organization for Intel Strataflash
  161. */
  162. #define CFG_FLASH_16BIT 1 /* 16-bit wide flash memory */
  163. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  164. #define CFG_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
  165. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  166. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  167. #undef CFG_ENV_IS_IN_FLASH
  168. /*-----------------------------------------------------------------------
  169. * Cache Configuration
  170. */
  171. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  172. #if defined(CONFIG_CMD_KGDB)
  173. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  174. #endif
  175. /*-----------------------------------------------------------------------
  176. * SYPCR - System Protection Control 11-9
  177. * SYPCR can only be written once after reset!
  178. *-----------------------------------------------------------------------
  179. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  180. */
  181. #if defined(CONFIG_WATCHDOG)
  182. #define CFG_SYPCR (0xFFFFFF88 | SYPCR_SWE | SYPCR_SWRI)
  183. #else
  184. #define CFG_SYPCR 0xFFFFFF88
  185. #endif
  186. /*-----------------------------------------------------------------------
  187. * SIUMCR - SIU Module Configuration 11-6
  188. *-----------------------------------------------------------------------
  189. */
  190. #define CFG_SIUMCR 0x00620000
  191. /*-----------------------------------------------------------------------
  192. * TBSCR - Time Base Status and Control 11-26
  193. *-----------------------------------------------------------------------
  194. */
  195. #define CFG_TBSCR 0x00C3
  196. /*-----------------------------------------------------------------------
  197. * RTCSC - Real-Time Clock Status and Control Register 11-27
  198. *-----------------------------------------------------------------------
  199. */
  200. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  201. /*-----------------------------------------------------------------------
  202. * PISCR - Periodic Interrupt Status and Control 11-31
  203. *-----------------------------------------------------------------------
  204. */
  205. #define CFG_PISCR 0x0082
  206. /*-----------------------------------------------------------------------
  207. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  208. *-----------------------------------------------------------------------
  209. */
  210. #define CFG_PLPRCR 0x0090D000
  211. /*-----------------------------------------------------------------------
  212. * SCCR - System Clock and reset Control Register 15-27
  213. *-----------------------------------------------------------------------
  214. */
  215. #define SCCR_MASK SCCR_EBDF11
  216. #define CFG_SCCR 0x02000000
  217. /*-----------------------------------------------------------------------
  218. * Debug Enable Register
  219. * 0x73E67C0F - All interrupts handled by BDM
  220. * 0x00824001 - Only interrupts needed by MWDebug.exe handled by BDM
  221. *-----------------------------------------------------------------------
  222. #define CFG_DER 0x73E67C0F
  223. */
  224. #define CFG_DER 0x0082400F
  225. /*-----------------------------------------------------------------------
  226. * Memory Controller Initialization Constants
  227. *-----------------------------------------------------------------------
  228. */
  229. /*
  230. * BR0 and OR0 (AMD 512K Socketed FLASH)
  231. * Base address = 0xFFF0_0000 - 0xFFF7_FFFF (After relocation)
  232. */
  233. #define CFG_PRELIM_OR_AM
  234. #define CFG_OR_TIMING_FLASH
  235. #define FLASH_BASE0_PRELIM 0xFFF00001
  236. #define CFG_OR0_PRELIM 0xFFF80D42
  237. #define CFG_BR0_PRELIM 0xFFF00401
  238. /*
  239. * BR1 and OR1 (Intel 8M StrataFLASH)
  240. * Base address = 0xD000_0000 - 0xD07F_FFFF
  241. */
  242. #define FLASH_BASE1_PRELIM 0xD0000000
  243. #define CFG_OR1_PRELIM 0xFF800D42
  244. #define CFG_BR1_PRELIM 0xD0000801
  245. /* #define CFG_OR1 0xFF800D42 */
  246. /* #define CFG_BR1 0xD0000801 */
  247. /*
  248. * BR2 and OR2 (SDRAM)
  249. * Base Address = 0x00000000 - 0x00FF_FFFF (16M After relocation)
  250. * Base Address = 0x00000000 - 0x03FF_FFFF (64M After relocation)
  251. * Base Address = 0x00000000 - 0x07FF_FFFF (128M After relocation)
  252. *
  253. */
  254. #define SDRAM_BASE 0x00000000 /* SDRAM bank */
  255. #define SDRAM_PRELIM_OR_AM 0xF8000000 /* map max. 128 MB */
  256. /* SDRAM timing */
  257. #define SDRAM_TIMING 0x00000A00
  258. /* For boards with 16M of SDRAM */
  259. #define SDRAM_16M_MAX_SIZE 0x01000000 /* max 16MB SDRAM */
  260. #define CFG_16M_MBMR 0x18802114 /* Mem Periodic Timer Prescaler */
  261. /* For boards with 64M of SDRAM */
  262. #define SDRAM_64M_MAX_SIZE 0x04000000 /* max 64MB SDRAM */
  263. /* TODO - determine real value */
  264. #define CFG_64M_MBMR 0x18802114 /* Mem Period Timer Prescaler */
  265. #define CFG_OR2 (SDRAM_PRELIM_OR_AM | SDRAM_TIMING)
  266. #define CFG_BR2 (SDRAM_BASE | 0x000000C1)
  267. /*
  268. * BR3 and OR3 (NVRAM, Sipex, NAND Flash)
  269. * Base address = 0xD100_0000 - 0xD100_FFFF (64K NVRAM)
  270. * Base address = 0xD108_0000 - 0xD108_0000 (Sipex chip ctl register)
  271. * Base address = 0xD110_0000 - 0xD110_0000 (NAND ctl register)
  272. * Base address = 0xD138_0000 - 0xD138_0000 (LED ctl register)
  273. *
  274. */
  275. #define CFG_OR3_PRELIM 0xFFC00DF6
  276. #define CFG_BR3_PRELIM 0xD1000401
  277. /* #define CFG_OR3 0xFFC00DF6 */
  278. /* #define CFG_BR3 0xD1000401 */
  279. /*
  280. * BR4 and OR4 (Unused)
  281. * Base address = 0xE000_0000 - 0xE3FF_FFFF
  282. *
  283. */
  284. #define CFG_OR4_PRELIM 0xFF000000
  285. #define CFG_BR4_PRELIM 0xE0000000
  286. /* #define CFG_OR4 0xFF000000 */
  287. /* #define CFG_BR4 0xE0000000 */
  288. /*
  289. * BR5 and OR5 (Expansion bus)
  290. * Base address = 0xE400_0000 - 0xE7FF_FFFF
  291. *
  292. */
  293. #define CFG_OR5_PRELIM 0xFF000000
  294. #define CFG_BR5_PRELIM 0xE4000000
  295. /* #define CFG_OR5 0xFF000000 */
  296. /* #define CFG_BR5 0xE4000000 */
  297. /*
  298. * BR6 and OR6 (Expansion bus)
  299. * Base address = 0xE800_0000 - 0xEBFF_FFFF
  300. *
  301. */
  302. #define CFG_OR6_PRELIM 0xFF000000
  303. #define CFG_BR6_PRELIM 0xE8000000
  304. /* #define CFG_OR6 0xFF000000 */
  305. /* #define CFG_BR6 0xE8000000 */
  306. /*
  307. * BR7 and OR7 (Expansion bus)
  308. * Base address = 0xEC00_0000 - 0xEFFF_FFFF
  309. *
  310. */
  311. #define CFG_OR7_PRELIM 0xFF000000
  312. #define CFG_BR7_PRELIM 0xE8000000
  313. /* #define CFG_OR7 0xFF000000 */
  314. /* #define CFG_BR7 0xE8000000 */
  315. /*
  316. * Internal Definitions
  317. *
  318. * Boot Flags
  319. */
  320. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  321. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  322. /*
  323. * Sanity checks
  324. */
  325. #if defined(CONFIG_SCC1_ENET) && defined(CONFIG_FEC_ENET)
  326. #error Both CONFIG_SCC1_ENET and CONFIG_FEC_ENET configured
  327. #endif
  328. #endif /* __CONFIG_H */