nand.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /*
  2. * (C) Copyright 2006 DENX Software Engineering
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #if defined(CONFIG_CMD_NAND)
  24. #include <nand.h>
  25. #include <asm/arch/pxa-regs.h>
  26. #ifdef CONFIG_SYS_DFC_DEBUG1
  27. # define DFC_DEBUG1(fmt, args...) printf(fmt, ##args)
  28. #else
  29. # define DFC_DEBUG1(fmt, args...)
  30. #endif
  31. #ifdef CONFIG_SYS_DFC_DEBUG2
  32. # define DFC_DEBUG2(fmt, args...) printf(fmt, ##args)
  33. #else
  34. # define DFC_DEBUG2(fmt, args...)
  35. #endif
  36. #ifdef CONFIG_SYS_DFC_DEBUG3
  37. # define DFC_DEBUG3(fmt, args...) printf(fmt, ##args)
  38. #else
  39. # define DFC_DEBUG3(fmt, args...)
  40. #endif
  41. /* These really don't belong here, as they are specific to the NAND Model */
  42. static uint8_t scan_ff_pattern[] = { 0xff, 0xff };
  43. static struct nand_bbt_descr delta_bbt_descr = {
  44. .options = 0,
  45. .offs = 0,
  46. .len = 2,
  47. .pattern = scan_ff_pattern
  48. };
  49. static struct nand_ecclayout delta_oob = {
  50. .eccbytes = 6,
  51. .eccpos = {2, 3, 4, 5, 6, 7},
  52. .oobfree = { {8, 2}, {12, 4} }
  53. };
  54. /*
  55. * not required for Monahans DFC
  56. */
  57. static void dfc_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl)
  58. {
  59. return;
  60. }
  61. #if 0
  62. /* read device ready pin */
  63. static int dfc_device_ready(struct mtd_info *mtdinfo)
  64. {
  65. if(NDSR & NDSR_RDY)
  66. return 1;
  67. else
  68. return 0;
  69. return 0;
  70. }
  71. #endif
  72. /*
  73. * Write buf to the DFC Controller Data Buffer
  74. */
  75. static void dfc_write_buf(struct mtd_info *mtd, const u_char *buf, int len)
  76. {
  77. unsigned long bytes_multi = len & 0xfffffffc;
  78. unsigned long rest = len & 0x3;
  79. unsigned long *long_buf;
  80. int i;
  81. DFC_DEBUG2("dfc_write_buf: writing %d bytes starting with 0x%x.\n", len, *((unsigned long*) buf));
  82. if(bytes_multi) {
  83. for(i=0; i<bytes_multi; i+=4) {
  84. long_buf = (unsigned long*) &buf[i];
  85. NDDB = *long_buf;
  86. }
  87. }
  88. if(rest) {
  89. printf("dfc_write_buf: ERROR, writing non 4-byte aligned data.\n");
  90. }
  91. return;
  92. }
  93. /* The original:
  94. * static void dfc_read_buf(struct mtd_info *mtd, const u_char *buf, int len)
  95. *
  96. * Shouldn't this be "u_char * const buf" ?
  97. */
  98. static void dfc_read_buf(struct mtd_info *mtd, u_char* const buf, int len)
  99. {
  100. int i=0, j;
  101. /* we have to be carefull not to overflow the buffer if len is
  102. * not a multiple of 4 */
  103. unsigned long bytes_multi = len & 0xfffffffc;
  104. unsigned long rest = len & 0x3;
  105. unsigned long *long_buf;
  106. DFC_DEBUG3("dfc_read_buf: reading %d bytes.\n", len);
  107. /* if there are any, first copy multiple of 4 bytes */
  108. if(bytes_multi) {
  109. for(i=0; i<bytes_multi; i+=4) {
  110. long_buf = (unsigned long*) &buf[i];
  111. *long_buf = NDDB;
  112. }
  113. }
  114. /* ...then the rest */
  115. if(rest) {
  116. unsigned long rest_data = NDDB;
  117. for(j=0;j<rest; j++)
  118. buf[i+j] = (u_char) ((rest_data>>j) & 0xff);
  119. }
  120. return;
  121. }
  122. /*
  123. * read a word. Not implemented as not used in NAND code.
  124. */
  125. static u16 dfc_read_word(struct mtd_info *mtd)
  126. {
  127. printf("dfc_read_word: UNIMPLEMENTED.\n");
  128. return 0;
  129. }
  130. /* global var, too bad: mk@tbd: move to ->priv pointer */
  131. static unsigned long read_buf = 0;
  132. static int bytes_read = -1;
  133. /*
  134. * read a byte from NDDB Because we can only read 4 bytes from NDDB at
  135. * a time, we buffer the remaining bytes. The buffer is reset when a
  136. * new command is sent to the chip.
  137. *
  138. * WARNING:
  139. * This function is currently only used to read status and id
  140. * bytes. For these commands always 8 bytes need to be read from
  141. * NDDB. So we read and discard these bytes right now. In case this
  142. * function is used for anything else in the future, we must check
  143. * what was the last command issued and read the appropriate amount of
  144. * bytes respectively.
  145. */
  146. static u_char dfc_read_byte(struct mtd_info *mtd)
  147. {
  148. unsigned char byte;
  149. unsigned long dummy;
  150. if(bytes_read < 0) {
  151. read_buf = NDDB;
  152. dummy = NDDB;
  153. bytes_read = 0;
  154. }
  155. byte = (unsigned char) (read_buf>>(8 * bytes_read++));
  156. if(bytes_read >= 4)
  157. bytes_read = -1;
  158. DFC_DEBUG2("dfc_read_byte: byte %u: 0x%x of (0x%x).\n", bytes_read - 1, byte, read_buf);
  159. return byte;
  160. }
  161. /* calculate delta between OSCR values start and now */
  162. static unsigned long get_delta(unsigned long start)
  163. {
  164. unsigned long cur = OSCR;
  165. if(cur < start) /* OSCR overflowed */
  166. return (cur + (start^0xffffffff));
  167. else
  168. return (cur - start);
  169. }
  170. /* delay function, this doesn't belong here */
  171. static void wait_us(unsigned long us)
  172. {
  173. unsigned long start = OSCR;
  174. us *= OSCR_CLK_FREQ;
  175. while (get_delta(start) < us) {
  176. /* do nothing */
  177. }
  178. }
  179. static void dfc_clear_nddb(void)
  180. {
  181. NDCR &= ~NDCR_ND_RUN;
  182. wait_us(CONFIG_SYS_NAND_OTHER_TO);
  183. }
  184. /* wait_event with timeout */
  185. static unsigned long dfc_wait_event(unsigned long event)
  186. {
  187. unsigned long ndsr, timeout, start = OSCR;
  188. if(!event)
  189. return 0xff000000;
  190. else if(event & (NDSR_CS0_CMDD | NDSR_CS0_BBD))
  191. timeout = CONFIG_SYS_NAND_PROG_ERASE_TO * OSCR_CLK_FREQ;
  192. else
  193. timeout = CONFIG_SYS_NAND_OTHER_TO * OSCR_CLK_FREQ;
  194. while(1) {
  195. ndsr = NDSR;
  196. if(ndsr & event) {
  197. NDSR |= event;
  198. break;
  199. }
  200. if(get_delta(start) > timeout) {
  201. DFC_DEBUG1("dfc_wait_event: TIMEOUT waiting for event: 0x%lx.\n", event);
  202. return 0xff000000;
  203. }
  204. }
  205. return ndsr;
  206. }
  207. /* we don't always wan't to do this */
  208. static void dfc_new_cmd(void)
  209. {
  210. int retry = 0;
  211. unsigned long status;
  212. while(retry++ <= CONFIG_SYS_NAND_SENDCMD_RETRY) {
  213. /* Clear NDSR */
  214. NDSR = 0xFFF;
  215. /* set NDCR[NDRUN] */
  216. if(!(NDCR & NDCR_ND_RUN))
  217. NDCR |= NDCR_ND_RUN;
  218. status = dfc_wait_event(NDSR_WRCMDREQ);
  219. if(status & NDSR_WRCMDREQ)
  220. return;
  221. DFC_DEBUG2("dfc_new_cmd: FAILED to get WRITECMDREQ, retry: %d.\n", retry);
  222. dfc_clear_nddb();
  223. }
  224. DFC_DEBUG1("dfc_new_cmd: giving up after %d retries.\n", retry);
  225. }
  226. /* this function is called after Programm and Erase Operations to
  227. * check for success or failure */
  228. static int dfc_wait(struct mtd_info *mtd, struct nand_chip *this)
  229. {
  230. unsigned long ndsr=0, event=0;
  231. int state = this->state;
  232. if(state == FL_WRITING) {
  233. event = NDSR_CS0_CMDD | NDSR_CS0_BBD;
  234. } else if(state == FL_ERASING) {
  235. event = NDSR_CS0_CMDD | NDSR_CS0_BBD;
  236. }
  237. ndsr = dfc_wait_event(event);
  238. if((ndsr & NDSR_CS0_BBD) || (ndsr & 0xff000000))
  239. return(0x1); /* Status Read error */
  240. return 0;
  241. }
  242. /* cmdfunc send commands to the DFC */
  243. static void dfc_cmdfunc(struct mtd_info *mtd, unsigned command,
  244. int column, int page_addr)
  245. {
  246. /* register struct nand_chip *this = mtd->priv; */
  247. unsigned long ndcb0=0, ndcb1=0, ndcb2=0, event=0;
  248. /* clear the ugly byte read buffer */
  249. bytes_read = -1;
  250. read_buf = 0;
  251. switch (command) {
  252. case NAND_CMD_READ0:
  253. DFC_DEBUG3("dfc_cmdfunc: NAND_CMD_READ0, page_addr: 0x%x, column: 0x%x.\n", page_addr, (column>>1));
  254. dfc_new_cmd();
  255. ndcb0 = (NAND_CMD_READ0 | (4<<16));
  256. column >>= 1; /* adjust for 16 bit bus */
  257. ndcb1 = (((column>>1) & 0xff) |
  258. ((page_addr<<8) & 0xff00) |
  259. ((page_addr<<8) & 0xff0000) |
  260. ((page_addr<<8) & 0xff000000)); /* make this 0x01000000 ? */
  261. event = NDSR_RDDREQ;
  262. goto write_cmd;
  263. case NAND_CMD_READ1:
  264. DFC_DEBUG2("dfc_cmdfunc: NAND_CMD_READ1 unimplemented!\n");
  265. goto end;
  266. case NAND_CMD_READOOB:
  267. DFC_DEBUG1("dfc_cmdfunc: NAND_CMD_READOOB unimplemented!\n");
  268. goto end;
  269. case NAND_CMD_READID:
  270. dfc_new_cmd();
  271. DFC_DEBUG2("dfc_cmdfunc: NAND_CMD_READID.\n");
  272. ndcb0 = (NAND_CMD_READID | (3 << 21) | (1 << 16)); /* addr cycles*/
  273. event = NDSR_RDDREQ;
  274. goto write_cmd;
  275. case NAND_CMD_PAGEPROG:
  276. /* sent as a multicommand in NAND_CMD_SEQIN */
  277. DFC_DEBUG2("dfc_cmdfunc: NAND_CMD_PAGEPROG empty due to multicmd.\n");
  278. goto end;
  279. case NAND_CMD_ERASE1:
  280. DFC_DEBUG2("dfc_cmdfunc: NAND_CMD_ERASE1, page_addr: 0x%x, column: 0x%x.\n", page_addr, (column>>1));
  281. dfc_new_cmd();
  282. ndcb0 = (0xd060 | (1<<25) | (2<<21) | (1<<19) | (3<<16));
  283. ndcb1 = (page_addr & 0x00ffffff);
  284. goto write_cmd;
  285. case NAND_CMD_ERASE2:
  286. DFC_DEBUG2("dfc_cmdfunc: NAND_CMD_ERASE2 empty due to multicmd.\n");
  287. goto end;
  288. case NAND_CMD_SEQIN:
  289. /* send PAGE_PROG command(0x1080) */
  290. dfc_new_cmd();
  291. DFC_DEBUG2("dfc_cmdfunc: NAND_CMD_SEQIN/PAGE_PROG, page_addr: 0x%x, column: 0x%x.\n", page_addr, (column>>1));
  292. ndcb0 = (0x1080 | (1<<25) | (1<<21) | (1<<19) | (4<<16));
  293. column >>= 1; /* adjust for 16 bit bus */
  294. ndcb1 = (((column>>1) & 0xff) |
  295. ((page_addr<<8) & 0xff00) |
  296. ((page_addr<<8) & 0xff0000) |
  297. ((page_addr<<8) & 0xff000000)); /* make this 0x01000000 ? */
  298. event = NDSR_WRDREQ;
  299. goto write_cmd;
  300. case NAND_CMD_STATUS:
  301. DFC_DEBUG2("dfc_cmdfunc: NAND_CMD_STATUS.\n");
  302. dfc_new_cmd();
  303. ndcb0 = NAND_CMD_STATUS | (4<<21);
  304. event = NDSR_RDDREQ;
  305. goto write_cmd;
  306. case NAND_CMD_RESET:
  307. DFC_DEBUG2("dfc_cmdfunc: NAND_CMD_RESET.\n");
  308. ndcb0 = NAND_CMD_RESET | (5<<21);
  309. event = NDSR_CS0_CMDD;
  310. goto write_cmd;
  311. default:
  312. printk("dfc_cmdfunc: error, unsupported command.\n");
  313. goto end;
  314. }
  315. write_cmd:
  316. NDCB0 = ndcb0;
  317. NDCB0 = ndcb1;
  318. NDCB0 = ndcb2;
  319. /* wait_event: */
  320. dfc_wait_event(event);
  321. end:
  322. return;
  323. }
  324. static void dfc_gpio_init(void)
  325. {
  326. DFC_DEBUG2("Setting up DFC GPIO's.\n");
  327. /* no idea what is done here, see zylonite.c */
  328. GPIO4 = 0x1;
  329. DF_ALE_WE1 = 0x00000001;
  330. DF_ALE_WE2 = 0x00000001;
  331. DF_nCS0 = 0x00000001;
  332. DF_nCS1 = 0x00000001;
  333. DF_nWE = 0x00000001;
  334. DF_nRE = 0x00000001;
  335. DF_IO0 = 0x00000001;
  336. DF_IO8 = 0x00000001;
  337. DF_IO1 = 0x00000001;
  338. DF_IO9 = 0x00000001;
  339. DF_IO2 = 0x00000001;
  340. DF_IO10 = 0x00000001;
  341. DF_IO3 = 0x00000001;
  342. DF_IO11 = 0x00000001;
  343. DF_IO4 = 0x00000001;
  344. DF_IO12 = 0x00000001;
  345. DF_IO5 = 0x00000001;
  346. DF_IO13 = 0x00000001;
  347. DF_IO6 = 0x00000001;
  348. DF_IO14 = 0x00000001;
  349. DF_IO7 = 0x00000001;
  350. DF_IO15 = 0x00000001;
  351. DF_nWE = 0x1901;
  352. DF_nRE = 0x1901;
  353. DF_CLE_NOE = 0x1900;
  354. DF_ALE_WE1 = 0x1901;
  355. DF_INT_RnB = 0x1900;
  356. }
  357. /*
  358. * Board-specific NAND initialization. The following members of the
  359. * argument are board-specific (per include/linux/mtd/nand_new.h):
  360. * - IO_ADDR_R?: address to read the 8 I/O lines of the flash device
  361. * - IO_ADDR_W?: address to write the 8 I/O lines of the flash device
  362. * - cmd_ctrl: hardwarespecific function for accesing control-lines
  363. * - dev_ready: hardwarespecific function for accesing device ready/busy line
  364. * - enable_hwecc?: function to enable (reset) hardware ecc generator. Must
  365. * only be provided if a hardware ECC is available
  366. * - ecc.mode: mode of ecc, see defines
  367. * - chip_delay: chip dependent delay for transfering data from array to
  368. * read regs (tR)
  369. * - options: various chip options. They can partly be set to inform
  370. * nand_scan about special functionality. See the defines for further
  371. * explanation
  372. * Members with a "?" were not set in the merged testing-NAND branch,
  373. * so they are not set here either.
  374. */
  375. int board_nand_init(struct nand_chip *nand)
  376. {
  377. unsigned long tCH, tCS, tWH, tWP, tRH, tRP, tRP_high, tR, tWHR, tAR;
  378. /* set up GPIO Control Registers */
  379. dfc_gpio_init();
  380. /* turn on the NAND Controller Clock (104 MHz @ D0) */
  381. CKENA |= (CKENA_4_NAND | CKENA_9_SMC);
  382. #undef CONFIG_SYS_TIMING_TIGHT
  383. #ifndef CONFIG_SYS_TIMING_TIGHT
  384. tCH = MIN(((unsigned long) (NAND_TIMING_tCH * DFC_CLK_PER_US) + 1),
  385. DFC_MAX_tCH);
  386. tCS = MIN(((unsigned long) (NAND_TIMING_tCS * DFC_CLK_PER_US) + 1),
  387. DFC_MAX_tCS);
  388. tWH = MIN(((unsigned long) (NAND_TIMING_tWH * DFC_CLK_PER_US) + 1),
  389. DFC_MAX_tWH);
  390. tWP = MIN(((unsigned long) (NAND_TIMING_tWP * DFC_CLK_PER_US) + 1),
  391. DFC_MAX_tWP);
  392. tRH = MIN(((unsigned long) (NAND_TIMING_tRH * DFC_CLK_PER_US) + 1),
  393. DFC_MAX_tRH);
  394. tRP = MIN(((unsigned long) (NAND_TIMING_tRP * DFC_CLK_PER_US) + 1),
  395. DFC_MAX_tRP);
  396. tR = MIN(((unsigned long) (NAND_TIMING_tR * DFC_CLK_PER_US) + 1),
  397. DFC_MAX_tR);
  398. tWHR = MIN(((unsigned long) (NAND_TIMING_tWHR * DFC_CLK_PER_US) + 1),
  399. DFC_MAX_tWHR);
  400. tAR = MIN(((unsigned long) (NAND_TIMING_tAR * DFC_CLK_PER_US) + 1),
  401. DFC_MAX_tAR);
  402. #else /* this is the tight timing */
  403. tCH = MIN(((unsigned long) (NAND_TIMING_tCH * DFC_CLK_PER_US)),
  404. DFC_MAX_tCH);
  405. tCS = MIN(((unsigned long) (NAND_TIMING_tCS * DFC_CLK_PER_US)),
  406. DFC_MAX_tCS);
  407. tWH = MIN(((unsigned long) (NAND_TIMING_tWH * DFC_CLK_PER_US)),
  408. DFC_MAX_tWH);
  409. tWP = MIN(((unsigned long) (NAND_TIMING_tWP * DFC_CLK_PER_US)),
  410. DFC_MAX_tWP);
  411. tRH = MIN(((unsigned long) (NAND_TIMING_tRH * DFC_CLK_PER_US)),
  412. DFC_MAX_tRH);
  413. tRP = MIN(((unsigned long) (NAND_TIMING_tRP * DFC_CLK_PER_US)),
  414. DFC_MAX_tRP);
  415. tR = MIN(((unsigned long) (NAND_TIMING_tR * DFC_CLK_PER_US) - tCH - 2),
  416. DFC_MAX_tR);
  417. tWHR = MIN(((unsigned long) (NAND_TIMING_tWHR * DFC_CLK_PER_US) - tCH - 2),
  418. DFC_MAX_tWHR);
  419. tAR = MIN(((unsigned long) (NAND_TIMING_tAR * DFC_CLK_PER_US) - 2),
  420. DFC_MAX_tAR);
  421. #endif /* CONFIG_SYS_TIMING_TIGHT */
  422. DFC_DEBUG2("tCH=%u, tCS=%u, tWH=%u, tWP=%u, tRH=%u, tRP=%u, tR=%u, tWHR=%u, tAR=%u.\n", tCH, tCS, tWH, tWP, tRH, tRP, tR, tWHR, tAR);
  423. /* tRP value is split in the register */
  424. if(tRP & (1 << 4)) {
  425. tRP_high = 1;
  426. tRP &= ~(1 << 4);
  427. } else {
  428. tRP_high = 0;
  429. }
  430. NDTR0CS0 = (tCH << 19) |
  431. (tCS << 16) |
  432. (tWH << 11) |
  433. (tWP << 8) |
  434. (tRP_high << 6) |
  435. (tRH << 3) |
  436. (tRP << 0);
  437. NDTR1CS0 = (tR << 16) |
  438. (tWHR << 4) |
  439. (tAR << 0);
  440. /* If it doesn't work (unlikely) think about:
  441. * - ecc enable
  442. * - chip select don't care
  443. * - read id byte count
  444. *
  445. * Intentionally enabled by not setting bits:
  446. * - dma (DMA_EN)
  447. * - page size = 512
  448. * - cs don't care, see if we can enable later!
  449. * - row address start position (after second cycle)
  450. * - pages per block = 32
  451. * - ND_RDY : clears command buffer
  452. */
  453. /* NDCR_NCSX | /\* Chip select busy don't care *\/ */
  454. NDCR = (NDCR_SPARE_EN | /* use the spare area */
  455. NDCR_DWIDTH_C | /* 16bit DFC data bus width */
  456. NDCR_DWIDTH_M | /* 16 bit Flash device data bus width */
  457. (2 << 16) | /* read id count = 7 ???? mk@tbd */
  458. NDCR_ND_ARB_EN | /* enable bus arbiter */
  459. NDCR_RDYM | /* flash device ready ir masked */
  460. NDCR_CS0_PAGEDM | /* ND_nCSx page done ir masked */
  461. NDCR_CS1_PAGEDM |
  462. NDCR_CS0_CMDDM | /* ND_CSx command done ir masked */
  463. NDCR_CS1_CMDDM |
  464. NDCR_CS0_BBDM | /* ND_CSx bad block detect ir masked */
  465. NDCR_CS1_BBDM |
  466. NDCR_DBERRM | /* double bit error ir masked */
  467. NDCR_SBERRM | /* single bit error ir masked */
  468. NDCR_WRDREQM | /* write data request ir masked */
  469. NDCR_RDDREQM | /* read data request ir masked */
  470. NDCR_WRCMDREQM); /* write command request ir masked */
  471. /* wait 10 us due to cmd buffer clear reset */
  472. /* wait(10); */
  473. nand->cmd_ctrl = dfc_hwcontrol;
  474. /* nand->dev_ready = dfc_device_ready; */
  475. nand->ecc.mode = NAND_ECC_SOFT;
  476. nand->ecc.layout = &delta_oob;
  477. nand->options = NAND_BUSWIDTH_16;
  478. nand->waitfunc = dfc_wait;
  479. nand->read_byte = dfc_read_byte;
  480. nand->read_word = dfc_read_word;
  481. nand->read_buf = dfc_read_buf;
  482. nand->write_buf = dfc_write_buf;
  483. nand->cmdfunc = dfc_cmdfunc;
  484. nand->badblock_pattern = &delta_bbt_descr;
  485. return 0;
  486. }
  487. #endif