start.S 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627
  1. /*
  2. * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. #include <asm-offsets.h>
  32. #include <config.h>
  33. #include <version.h>
  34. .globl _start
  35. _start: b reset
  36. ldr pc, _undefined_instruction
  37. ldr pc, _software_interrupt
  38. ldr pc, _prefetch_abort
  39. ldr pc, _data_abort
  40. ldr pc, _not_used
  41. ldr pc, _irq
  42. ldr pc, _fiq
  43. _undefined_instruction: .word undefined_instruction
  44. _software_interrupt: .word software_interrupt
  45. _prefetch_abort: .word prefetch_abort
  46. _data_abort: .word data_abort
  47. _not_used: .word not_used
  48. _irq: .word irq
  49. _fiq: .word fiq
  50. _pad: .word 0x12345678 /* now 16*4=64 */
  51. .global _end_vect
  52. _end_vect:
  53. .balignl 16,0xdeadbeef
  54. /*************************************************************************
  55. *
  56. * Startup Code (reset vector)
  57. *
  58. * do important init only if we don't start from memory!
  59. * setup Memory and board specific bits prior to relocation.
  60. * relocate armboot to ram
  61. * setup stack
  62. *
  63. *************************************************************************/
  64. .globl _TEXT_BASE
  65. _TEXT_BASE:
  66. .word CONFIG_SYS_TEXT_BASE
  67. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  68. .globl _armboot_start
  69. _armboot_start:
  70. .word _start
  71. #endif
  72. /*
  73. * These are defined in the board-specific linker script.
  74. */
  75. .globl _bss_start_ofs
  76. _bss_start_ofs:
  77. .word __bss_start - _start
  78. .globl _bss_end_ofs
  79. _bss_end_ofs:
  80. .word _end - _start
  81. #ifdef CONFIG_USE_IRQ
  82. /* IRQ stack memory (calculated at run-time) */
  83. .globl IRQ_STACK_START
  84. IRQ_STACK_START:
  85. .word 0x0badc0de
  86. /* IRQ stack memory (calculated at run-time) */
  87. .globl FIQ_STACK_START
  88. FIQ_STACK_START:
  89. .word 0x0badc0de
  90. #endif
  91. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  92. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  93. .globl IRQ_STACK_START_IN
  94. IRQ_STACK_START_IN:
  95. .word 0x0badc0de
  96. .globl _datarel_start_ofs
  97. _datarel_start_ofs:
  98. .word __datarel_start - _start
  99. .globl _datarelrolocal_start_ofs
  100. _datarelrolocal_start_ofs:
  101. .word __datarelrolocal_start - _start
  102. .globl _datarellocal_start_ofs
  103. _datarellocal_start_ofs:
  104. .word __datarellocal_start - _start
  105. .globl _datarelro_start_ofs
  106. _datarelro_start_ofs:
  107. .word __datarelro_start - _start
  108. .globl _got_start_ofs
  109. _got_start_ofs:
  110. .word __got_start - _start
  111. .globl _got_end_Ofs
  112. _got_end_ofs:
  113. .word __got_end - _start
  114. /*
  115. * the actual reset code
  116. */
  117. reset:
  118. /*
  119. * set the cpu to SVC32 mode
  120. */
  121. mrs r0, cpsr
  122. bic r0, r0, #0x1f
  123. orr r0, r0, #0xd3
  124. msr cpsr,r0
  125. #if (CONFIG_OMAP34XX)
  126. /* Copy vectors to mask ROM indirect addr */
  127. adr r0, _start @ r0 <- current position of code
  128. add r0, r0, #4 @ skip reset vector
  129. mov r2, #64 @ r2 <- size to copy
  130. add r2, r0, r2 @ r2 <- source end address
  131. mov r1, #SRAM_OFFSET0 @ build vect addr
  132. mov r3, #SRAM_OFFSET1
  133. add r1, r1, r3
  134. mov r3, #SRAM_OFFSET2
  135. add r1, r1, r3
  136. next:
  137. ldmia r0!, {r3 - r10} @ copy from source address [r0]
  138. stmia r1!, {r3 - r10} @ copy to target address [r1]
  139. cmp r0, r2 @ until source end address [r2]
  140. bne next @ loop until equal */
  141. #if !defined(CONFIG_SYS_NAND_BOOT) && !defined(CONFIG_SYS_ONENAND_BOOT)
  142. /* No need to copy/exec the clock code - DPLL adjust already done
  143. * in NAND/oneNAND Boot.
  144. */
  145. bl cpy_clk_code @ put dpll adjust code behind vectors
  146. #endif /* NAND Boot */
  147. #endif
  148. /* the mask ROM code should have PLL and others stable */
  149. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  150. bl cpu_init_crit
  151. #endif
  152. /* Set stackpointer in internal RAM to call board_init_f */
  153. call_board_init_f:
  154. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  155. ldr r0,=0x00000000
  156. bl board_init_f
  157. /*------------------------------------------------------------------------------*/
  158. /*
  159. * void relocate_code (addr_sp, gd, addr_moni)
  160. *
  161. * This "function" does not return, instead it continues in RAM
  162. * after relocating the monitor code.
  163. *
  164. */
  165. .globl relocate_code
  166. relocate_code:
  167. mov r4, r0 /* save addr_sp */
  168. mov r5, r1 /* save addr of gd */
  169. mov r6, r2 /* save addr of destination */
  170. mov r7, r2 /* save addr of destination */
  171. /* Set up the stack */
  172. stack_setup:
  173. mov sp, r4
  174. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  175. adr r0, _start
  176. ldr r2, _TEXT_BASE
  177. ldr r3, _bss_start_ofs
  178. add r2, r0, r3 /* r2 <- source end address */
  179. cmp r0, r6
  180. #ifndef CONFIG_PRELOADER
  181. beq jump_2_ram
  182. #endif
  183. copy_loop:
  184. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  185. stmia r6!, {r9-r10} /* copy to target address [r1] */
  186. cmp r0, r2 /* until source end address [r2] */
  187. blo copy_loop
  188. #ifndef CONFIG_PRELOADER
  189. /*
  190. * fix .rel.dyn relocations
  191. */
  192. ldr r0, _TEXT_BASE /* r0 <- Text base */
  193. sub r9, r7, r0 /* r9 <- relocation offset */
  194. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  195. add r10, r10, r0 /* r10 <- sym table in FLASH */
  196. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  197. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  198. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  199. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  200. fixloop:
  201. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  202. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  203. ldr r1, [r2, #4]
  204. and r8, r1, #0xff
  205. cmp r8, #23 /* relative fixup? */
  206. beq fixrel
  207. cmp r8, #2 /* absolute fixup? */
  208. beq fixabs
  209. /* ignore unknown type of fixup */
  210. b fixnext
  211. fixabs:
  212. /* absolute fix: set location to (offset) symbol value */
  213. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  214. add r1, r10, r1 /* r1 <- address of symbol in table */
  215. ldr r1, [r1, #4] /* r1 <- symbol value */
  216. add r1, r9 /* r1 <- relocated sym addr */
  217. b fixnext
  218. fixrel:
  219. /* relative fix: increase location by offset */
  220. ldr r1, [r0]
  221. add r1, r1, r9
  222. fixnext:
  223. str r1, [r0]
  224. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  225. cmp r2, r3
  226. blo fixloop
  227. clear_bss:
  228. ldr r0, _bss_start_ofs
  229. ldr r1, _bss_end_ofs
  230. ldr r3, _TEXT_BASE /* Text base */
  231. mov r4, r7 /* reloc addr */
  232. add r0, r0, r4
  233. add r1, r1, r4
  234. mov r2, #0x00000000 /* clear */
  235. clbss_l:str r2, [r0] /* clear loop... */
  236. add r0, r0, #4
  237. cmp r0, r1
  238. bne clbss_l
  239. #endif /* #ifndef CONFIG_PRELOADER */
  240. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  241. /*
  242. * We are done. Do not return, instead branch to second part of board
  243. * initialization, now running from RAM.
  244. */
  245. jump_2_ram:
  246. ldr r0, _board_init_r_ofs
  247. adr r1, _start
  248. add lr, r0, r1
  249. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  250. add lr, lr, r9
  251. #endif
  252. /* setup parameters for board_init_r */
  253. mov r0, r5 /* gd_t */
  254. mov r1, r7 /* dest_addr */
  255. /* jump to it ... */
  256. mov pc, lr
  257. _board_init_r_ofs:
  258. .word board_init_r - _start
  259. _rel_dyn_start_ofs:
  260. .word __rel_dyn_start - _start
  261. _rel_dyn_end_ofs:
  262. .word __rel_dyn_end - _start
  263. _dynsym_start_ofs:
  264. .word __dynsym_start - _start
  265. #else /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  266. /*
  267. * the actual reset code
  268. */
  269. reset:
  270. /*
  271. * set the cpu to SVC32 mode
  272. */
  273. mrs r0, cpsr
  274. bic r0, r0, #0x1f
  275. orr r0, r0, #0xd3
  276. msr cpsr,r0
  277. #if (CONFIG_OMAP34XX)
  278. /* Copy vectors to mask ROM indirect addr */
  279. adr r0, _start @ r0 <- current position of code
  280. add r0, r0, #4 @ skip reset vector
  281. mov r2, #64 @ r2 <- size to copy
  282. add r2, r0, r2 @ r2 <- source end address
  283. mov r1, #SRAM_OFFSET0 @ build vect addr
  284. mov r3, #SRAM_OFFSET1
  285. add r1, r1, r3
  286. mov r3, #SRAM_OFFSET2
  287. add r1, r1, r3
  288. next:
  289. ldmia r0!, {r3 - r10} @ copy from source address [r0]
  290. stmia r1!, {r3 - r10} @ copy to target address [r1]
  291. cmp r0, r2 @ until source end address [r2]
  292. bne next @ loop until equal */
  293. #if !defined(CONFIG_SYS_NAND_BOOT) && !defined(CONFIG_SYS_ONENAND_BOOT)
  294. /* No need to copy/exec the clock code - DPLL adjust already done
  295. * in NAND/oneNAND Boot.
  296. */
  297. bl cpy_clk_code @ put dpll adjust code behind vectors
  298. #endif /* NAND Boot */
  299. #endif
  300. /* the mask ROM code should have PLL and others stable */
  301. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  302. bl cpu_init_crit
  303. #endif
  304. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  305. relocate: @ relocate U-Boot to RAM
  306. adr r0, _start @ r0 <- current position of code
  307. ldr r1, _TEXT_BASE @ test if we run from flash or RAM
  308. cmp r0, r1 @ don't reloc during debug
  309. beq stack_setup
  310. ldr r2, _armboot_start
  311. ldr r3, _bss_start
  312. sub r2, r3, r2 @ r2 <- size of armboot
  313. add r2, r0, r2 @ r2 <- source end address
  314. copy_loop: @ copy 32 bytes at a time
  315. ldmia r0!, {r3 - r10} @ copy from source address [r0]
  316. stmia r1!, {r3 - r10} @ copy to target address [r1]
  317. cmp r0, r2 @ until source end address [r2]
  318. blo copy_loop
  319. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  320. /* Set up the stack */
  321. stack_setup:
  322. ldr r0, _TEXT_BASE @ upper 128 KiB: relocated uboot
  323. sub r0, r0, #CONFIG_SYS_MALLOC_LEN @ malloc area
  324. sub r0, r0, #GENERATED_GBL_DATA_SIZE @ bdinfo
  325. #ifdef CONFIG_USE_IRQ
  326. sub r0, r0, #(CONFIG_STACKSIZE_IRQ + CONFIG_STACKSIZE_FIQ)
  327. #endif
  328. sub sp, r0, #12 @ leave 3 words for abort-stack
  329. bic sp, sp, #7 @ 8-byte alignment for ABI compliance
  330. /* Clear BSS (if any). Is below tx (watch load addr - need space) */
  331. clear_bss:
  332. ldr r0, _bss_start @ find start of bss segment
  333. ldr r1, _bss_end @ stop here
  334. mov r2, #0x00000000 @ clear value
  335. clbss_l:
  336. str r2, [r0] @ clear BSS location
  337. cmp r0, r1 @ are we at the end yet
  338. add r0, r0, #4 @ increment clear index pointer
  339. bne clbss_l @ keep clearing till at end
  340. ldr pc, _start_armboot @ jump to C code
  341. _start_armboot: .word start_armboot
  342. #endif /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  343. /*************************************************************************
  344. *
  345. * CPU_init_critical registers
  346. *
  347. * setup important registers
  348. * setup memory timing
  349. *
  350. *************************************************************************/
  351. cpu_init_crit:
  352. /*
  353. * Invalidate L1 I/D
  354. */
  355. mov r0, #0 @ set up for MCR
  356. mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs
  357. mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
  358. /*
  359. * disable MMU stuff and caches
  360. */
  361. mrc p15, 0, r0, c1, c0, 0
  362. bic r0, r0, #0x00002000 @ clear bits 13 (--V-)
  363. bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM)
  364. orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align
  365. orr r0, r0, #0x00000800 @ set bit 12 (Z---) BTB
  366. mcr p15, 0, r0, c1, c0, 0
  367. /*
  368. * Jump to board specific initialization...
  369. * The Mask ROM will have already initialized
  370. * basic memory. Go here to bump up clock rate and handle
  371. * wake up conditions.
  372. */
  373. mov ip, lr @ persevere link reg across call
  374. bl lowlevel_init @ go setup pll,mux,memory
  375. mov lr, ip @ restore link
  376. mov pc, lr @ back to my caller
  377. /*
  378. *************************************************************************
  379. *
  380. * Interrupt handling
  381. *
  382. *************************************************************************
  383. */
  384. @
  385. @ IRQ stack frame.
  386. @
  387. #define S_FRAME_SIZE 72
  388. #define S_OLD_R0 68
  389. #define S_PSR 64
  390. #define S_PC 60
  391. #define S_LR 56
  392. #define S_SP 52
  393. #define S_IP 48
  394. #define S_FP 44
  395. #define S_R10 40
  396. #define S_R9 36
  397. #define S_R8 32
  398. #define S_R7 28
  399. #define S_R6 24
  400. #define S_R5 20
  401. #define S_R4 16
  402. #define S_R3 12
  403. #define S_R2 8
  404. #define S_R1 4
  405. #define S_R0 0
  406. #define MODE_SVC 0x13
  407. #define I_BIT 0x80
  408. /*
  409. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  410. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  411. */
  412. .macro bad_save_user_regs
  413. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current
  414. @ user stack
  415. stmia sp, {r0 - r12} @ Save user registers (now in
  416. @ svc mode) r0-r12
  417. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  418. ldr r2, _armboot_start
  419. sub r2, r2, #(CONFIG_SYS_MALLOC_LEN)
  420. sub r2, r2, #(GENERATED_GBL_DATA_SIZE + 8) @ set base 2 words into abort
  421. #else
  422. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort
  423. @ stack
  424. #endif
  425. ldmia r2, {r2 - r3} @ get values for "aborted" pc
  426. @ and cpsr (into parm regs)
  427. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  428. add r5, sp, #S_SP
  429. mov r1, lr
  430. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  431. mov r0, sp @ save current stack into r0
  432. @ (param register)
  433. .endm
  434. .macro irq_save_user_regs
  435. sub sp, sp, #S_FRAME_SIZE
  436. stmia sp, {r0 - r12} @ Calling r0-r12
  437. add r8, sp, #S_PC @ !! R8 NEEDS to be saved !!
  438. @ a reserved stack spot would
  439. @ be good.
  440. stmdb r8, {sp, lr}^ @ Calling SP, LR
  441. str lr, [r8, #0] @ Save calling PC
  442. mrs r6, spsr
  443. str r6, [r8, #4] @ Save CPSR
  444. str r0, [r8, #8] @ Save OLD_R0
  445. mov r0, sp
  446. .endm
  447. .macro irq_restore_user_regs
  448. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  449. mov r0, r0
  450. ldr lr, [sp, #S_PC] @ Get PC
  451. add sp, sp, #S_FRAME_SIZE
  452. subs pc, lr, #4 @ return & move spsr_svc into
  453. @ cpsr
  454. .endm
  455. .macro get_bad_stack
  456. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  457. ldr r13, _armboot_start @ setup our mode stack (enter
  458. sub r13, r13, #(CONFIG_SYS_MALLOC_LEN) @ move past malloc pool
  459. sub r13, r13, #(GENERATED_GBL_DATA_SIZE + 8) @ move to reserved a couple
  460. #else
  461. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter
  462. @ in banked mode)
  463. #endif
  464. str lr, [r13] @ save caller lr in position 0
  465. @ of saved stack
  466. mrs lr, spsr @ get the spsr
  467. str lr, [r13, #4] @ save spsr in position 1 of
  468. @ saved stack
  469. mov r13, #MODE_SVC @ prepare SVC-Mode
  470. @ msr spsr_c, r13
  471. msr spsr, r13 @ switch modes, make sure
  472. @ moves will execute
  473. mov lr, pc @ capture return pc
  474. movs pc, lr @ jump to next instruction &
  475. @ switch modes.
  476. .endm
  477. .macro get_bad_stack_swi
  478. sub r13, r13, #4 @ space on current stack for
  479. @ scratch reg.
  480. str r0, [r13] @ save R0's value.
  481. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  482. ldr r0, _armboot_start @ get data regions start
  483. sub r0, r0, #(CONFIG_SYS_MALLOC_LEN) @ move past malloc pool
  484. sub r0, r0, #(GENERATED_GBL_DATA_SIZE + 8) @ move past gbl and a couple
  485. #else
  486. ldr r0, IRQ_STACK_START_IN @ get data regions start
  487. @ spots for abort stack
  488. #endif
  489. str lr, [r0] @ save caller lr in position 0
  490. @ of saved stack
  491. mrs r0, spsr @ get the spsr
  492. str lr, [r0, #4] @ save spsr in position 1 of
  493. @ saved stack
  494. ldr r0, [r13] @ restore r0
  495. add r13, r13, #4 @ pop stack entry
  496. .endm
  497. .macro get_irq_stack @ setup IRQ stack
  498. ldr sp, IRQ_STACK_START
  499. .endm
  500. .macro get_fiq_stack @ setup FIQ stack
  501. ldr sp, FIQ_STACK_START
  502. .endm
  503. /*
  504. * exception handlers
  505. */
  506. .align 5
  507. undefined_instruction:
  508. get_bad_stack
  509. bad_save_user_regs
  510. bl do_undefined_instruction
  511. .align 5
  512. software_interrupt:
  513. get_bad_stack_swi
  514. bad_save_user_regs
  515. bl do_software_interrupt
  516. .align 5
  517. prefetch_abort:
  518. get_bad_stack
  519. bad_save_user_regs
  520. bl do_prefetch_abort
  521. .align 5
  522. data_abort:
  523. get_bad_stack
  524. bad_save_user_regs
  525. bl do_data_abort
  526. .align 5
  527. not_used:
  528. get_bad_stack
  529. bad_save_user_regs
  530. bl do_not_used
  531. #ifdef CONFIG_USE_IRQ
  532. .align 5
  533. irq:
  534. get_irq_stack
  535. irq_save_user_regs
  536. bl do_irq
  537. irq_restore_user_regs
  538. .align 5
  539. fiq:
  540. get_fiq_stack
  541. /* someone ought to write a more effective fiq_save_user_regs */
  542. irq_save_user_regs
  543. bl do_fiq
  544. irq_restore_user_regs
  545. #else
  546. .align 5
  547. irq:
  548. get_bad_stack
  549. bad_save_user_regs
  550. bl do_irq
  551. .align 5
  552. fiq:
  553. get_bad_stack
  554. bad_save_user_regs
  555. bl do_fiq
  556. #endif