ctrl_regs.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649
  1. /*
  2. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. */
  9. /*
  10. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  11. * Based on code from spd_sdram.c
  12. * Author: James Yang [at freescale.com]
  13. */
  14. #include <common.h>
  15. #include <asm/fsl_ddr_sdram.h>
  16. #include "ddr.h"
  17. #ifdef CONFIG_MPC83xx
  18. #define _DDR_ADDR CONFIG_SYS_MPC83xx_DDR_ADDR
  19. #elif defined(CONFIG_MPC85xx)
  20. #define _DDR_ADDR CONFIG_SYS_MPC85xx_DDR_ADDR
  21. #elif defined(CONFIG_MPC86xx)
  22. #define _DDR_ADDR CONFIG_SYS_MPC86xx_DDR_ADDR
  23. #else
  24. #error "Undefined _DDR_ADDR"
  25. #endif
  26. u32 fsl_ddr_get_version(void)
  27. {
  28. ccsr_ddr_t *ddr;
  29. u32 ver_major_minor_errata;
  30. ddr = (void *)_DDR_ADDR;
  31. ver_major_minor_errata = (in_be32(&ddr->ip_rev1) & 0xFFFF) << 8;
  32. ver_major_minor_errata |= (in_be32(&ddr->ip_rev2) & 0xFF00) >> 8;
  33. return ver_major_minor_errata;
  34. }
  35. unsigned int picos_to_mclk(unsigned int picos);
  36. /*
  37. * Determine Rtt value.
  38. *
  39. * This should likely be either board or controller specific.
  40. *
  41. * Rtt(nominal) - DDR2:
  42. * 0 = Rtt disabled
  43. * 1 = 75 ohm
  44. * 2 = 150 ohm
  45. * 3 = 50 ohm
  46. * Rtt(nominal) - DDR3:
  47. * 0 = Rtt disabled
  48. * 1 = 60 ohm
  49. * 2 = 120 ohm
  50. * 3 = 40 ohm
  51. * 4 = 20 ohm
  52. * 5 = 30 ohm
  53. *
  54. * FIXME: Apparently 8641 needs a value of 2
  55. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  56. *
  57. * FIXME: There was some effort down this line earlier:
  58. *
  59. * unsigned int i;
  60. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  61. * if (popts->dimmslot[i].num_valid_cs
  62. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  63. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  64. * rtt = 2;
  65. * break;
  66. * }
  67. * }
  68. */
  69. static inline int fsl_ddr_get_rtt(void)
  70. {
  71. int rtt;
  72. #if defined(CONFIG_FSL_DDR1)
  73. rtt = 0;
  74. #elif defined(CONFIG_FSL_DDR2)
  75. rtt = 3;
  76. #else
  77. rtt = 0;
  78. #endif
  79. return rtt;
  80. }
  81. /*
  82. * compute the CAS write latency according to DDR3 spec
  83. * CWL = 5 if tCK >= 2.5ns
  84. * 6 if 2.5ns > tCK >= 1.875ns
  85. * 7 if 1.875ns > tCK >= 1.5ns
  86. * 8 if 1.5ns > tCK >= 1.25ns
  87. * 9 if 1.25ns > tCK >= 1.07ns
  88. * 10 if 1.07ns > tCK >= 0.935ns
  89. * 11 if 0.935ns > tCK >= 0.833ns
  90. * 12 if 0.833ns > tCK >= 0.75ns
  91. */
  92. static inline unsigned int compute_cas_write_latency(void)
  93. {
  94. unsigned int cwl;
  95. const unsigned int mclk_ps = get_memory_clk_period_ps();
  96. if (mclk_ps >= 2500)
  97. cwl = 5;
  98. else if (mclk_ps >= 1875)
  99. cwl = 6;
  100. else if (mclk_ps >= 1500)
  101. cwl = 7;
  102. else if (mclk_ps >= 1250)
  103. cwl = 8;
  104. else if (mclk_ps >= 1070)
  105. cwl = 9;
  106. else if (mclk_ps >= 935)
  107. cwl = 10;
  108. else if (mclk_ps >= 833)
  109. cwl = 11;
  110. else if (mclk_ps >= 750)
  111. cwl = 12;
  112. else {
  113. cwl = 12;
  114. printf("Warning: CWL is out of range\n");
  115. }
  116. return cwl;
  117. }
  118. /* Chip Select Configuration (CSn_CONFIG) */
  119. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  120. const memctl_options_t *popts,
  121. const dimm_params_t *dimm_params)
  122. {
  123. unsigned int cs_n_en = 0; /* Chip Select enable */
  124. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  125. unsigned int intlv_ctl = 0; /* Interleaving control */
  126. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  127. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  128. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  129. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  130. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  131. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  132. int go_config = 0;
  133. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  134. switch (i) {
  135. case 0:
  136. if (dimm_params[dimm_number].n_ranks > 0) {
  137. go_config = 1;
  138. /* These fields only available in CS0_CONFIG */
  139. if (!popts->memctl_interleaving)
  140. break;
  141. switch (popts->memctl_interleaving_mode) {
  142. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  143. case FSL_DDR_PAGE_INTERLEAVING:
  144. case FSL_DDR_BANK_INTERLEAVING:
  145. case FSL_DDR_SUPERBANK_INTERLEAVING:
  146. intlv_en = popts->memctl_interleaving;
  147. intlv_ctl = popts->memctl_interleaving_mode;
  148. break;
  149. default:
  150. break;
  151. }
  152. }
  153. break;
  154. case 1:
  155. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  156. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  157. go_config = 1;
  158. break;
  159. case 2:
  160. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  161. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  162. go_config = 1;
  163. break;
  164. case 3:
  165. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  166. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  167. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  168. go_config = 1;
  169. break;
  170. default:
  171. break;
  172. }
  173. if (go_config) {
  174. unsigned int n_banks_per_sdram_device;
  175. cs_n_en = 1;
  176. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  177. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  178. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  179. n_banks_per_sdram_device
  180. = dimm_params[dimm_number].n_banks_per_sdram_device;
  181. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  182. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  183. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  184. }
  185. ddr->cs[i].config = (0
  186. | ((cs_n_en & 0x1) << 31)
  187. | ((intlv_en & 0x3) << 29)
  188. | ((intlv_ctl & 0xf) << 24)
  189. | ((ap_n_en & 0x1) << 23)
  190. /* XXX: some implementation only have 1 bit starting at left */
  191. | ((odt_rd_cfg & 0x7) << 20)
  192. /* XXX: Some implementation only have 1 bit starting at left */
  193. | ((odt_wr_cfg & 0x7) << 16)
  194. | ((ba_bits_cs_n & 0x3) << 14)
  195. | ((row_bits_cs_n & 0x7) << 8)
  196. | ((col_bits_cs_n & 0x7) << 0)
  197. );
  198. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  199. }
  200. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  201. /* FIXME: 8572 */
  202. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  203. {
  204. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  205. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  206. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  207. }
  208. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  209. #if !defined(CONFIG_FSL_DDR1)
  210. static inline int avoid_odt_overlap(const dimm_params_t *dimm_params)
  211. {
  212. #if CONFIG_DIMM_SLOTS_PER_CTLR == 1
  213. if (dimm_params[0].n_ranks == 4)
  214. return 1;
  215. #endif
  216. #if CONFIG_DIMM_SLOTS_PER_CTLR == 2
  217. if ((dimm_params[0].n_ranks == 2) &&
  218. (dimm_params[1].n_ranks == 2))
  219. return 1;
  220. #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  221. if (dimm_params[0].n_ranks == 4)
  222. return 1;
  223. #endif
  224. #endif
  225. return 0;
  226. }
  227. /*
  228. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  229. *
  230. * Avoid writing for DDR I. The new PQ38 DDR controller
  231. * dreams up non-zero default values to be backwards compatible.
  232. */
  233. static void set_timing_cfg_0(fsl_ddr_cfg_regs_t *ddr,
  234. const memctl_options_t *popts,
  235. const dimm_params_t *dimm_params)
  236. {
  237. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  238. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  239. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  240. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  241. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  242. /* Active powerdown exit timing (tXARD and tXARDS). */
  243. unsigned char act_pd_exit_mclk;
  244. /* Precharge powerdown exit timing (tXP). */
  245. unsigned char pre_pd_exit_mclk;
  246. /* ODT powerdown exit timing (tAXPD). */
  247. unsigned char taxpd_mclk;
  248. /* Mode register set cycle time (tMRD). */
  249. unsigned char tmrd_mclk;
  250. #ifdef CONFIG_FSL_DDR3
  251. /*
  252. * (tXARD and tXARDS). Empirical?
  253. * The DDR3 spec has not tXARD,
  254. * we use the tXP instead of it.
  255. * tXP=max(3nCK, 7.5ns) for DDR3.
  256. * spec has not the tAXPD, we use
  257. * tAXPD=1, need design to confirm.
  258. */
  259. int tXP = max((get_memory_clk_period_ps() * 3), 7500); /* unit=ps */
  260. unsigned int data_rate = get_ddr_freq(0);
  261. tmrd_mclk = 4;
  262. /* set the turnaround time */
  263. /*
  264. * for single quad-rank DIMM and two dual-rank DIMMs
  265. * to avoid ODT overlap
  266. */
  267. if (avoid_odt_overlap(dimm_params)) {
  268. twwt_mclk = 2;
  269. trrt_mclk = 1;
  270. }
  271. /* for faster clock, need more time for data setup */
  272. trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1;
  273. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  274. twrt_mclk = 1;
  275. if (popts->dynamic_power == 0) { /* powerdown is not used */
  276. act_pd_exit_mclk = 1;
  277. pre_pd_exit_mclk = 1;
  278. taxpd_mclk = 1;
  279. } else {
  280. /* act_pd_exit_mclk = tXARD, see above */
  281. act_pd_exit_mclk = picos_to_mclk(tXP);
  282. /* Mode register MR0[A12] is '1' - fast exit */
  283. pre_pd_exit_mclk = act_pd_exit_mclk;
  284. taxpd_mclk = 1;
  285. }
  286. #else /* CONFIG_FSL_DDR2 */
  287. /*
  288. * (tXARD and tXARDS). Empirical?
  289. * tXARD = 2 for DDR2
  290. * tXP=2
  291. * tAXPD=8
  292. */
  293. act_pd_exit_mclk = 2;
  294. pre_pd_exit_mclk = 2;
  295. taxpd_mclk = 8;
  296. tmrd_mclk = 2;
  297. #endif
  298. if (popts->trwt_override)
  299. trwt_mclk = popts->trwt;
  300. ddr->timing_cfg_0 = (0
  301. | ((trwt_mclk & 0x3) << 30) /* RWT */
  302. | ((twrt_mclk & 0x3) << 28) /* WRT */
  303. | ((trrt_mclk & 0x3) << 26) /* RRT */
  304. | ((twwt_mclk & 0x3) << 24) /* WWT */
  305. | ((act_pd_exit_mclk & 0x7) << 20) /* ACT_PD_EXIT */
  306. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  307. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  308. | ((tmrd_mclk & 0xf) << 0) /* MRS_CYC */
  309. );
  310. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  311. }
  312. #endif /* defined(CONFIG_FSL_DDR2) */
  313. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  314. static void set_timing_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  315. const memctl_options_t *popts,
  316. const common_timing_params_t *common_dimm,
  317. unsigned int cas_latency)
  318. {
  319. /* Extended precharge to activate interval (tRP) */
  320. unsigned int ext_pretoact = 0;
  321. /* Extended Activate to precharge interval (tRAS) */
  322. unsigned int ext_acttopre = 0;
  323. /* Extended activate to read/write interval (tRCD) */
  324. unsigned int ext_acttorw = 0;
  325. /* Extended refresh recovery time (tRFC) */
  326. unsigned int ext_refrec;
  327. /* Extended MCAS latency from READ cmd */
  328. unsigned int ext_caslat = 0;
  329. /* Extended last data to precharge interval (tWR) */
  330. unsigned int ext_wrrec = 0;
  331. /* Control Adjust */
  332. unsigned int cntl_adj = 0;
  333. ext_pretoact = picos_to_mclk(common_dimm->tRP_ps) >> 4;
  334. ext_acttopre = picos_to_mclk(common_dimm->tRAS_ps) >> 4;
  335. ext_acttorw = picos_to_mclk(common_dimm->tRCD_ps) >> 4;
  336. ext_caslat = (2 * cas_latency - 1) >> 4;
  337. ext_refrec = (picos_to_mclk(common_dimm->tRFC_ps) - 8) >> 4;
  338. /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
  339. ext_wrrec = (picos_to_mclk(common_dimm->tWR_ps) +
  340. (popts->OTF_burst_chop_en ? 2 : 0)) >> 4;
  341. ddr->timing_cfg_3 = (0
  342. | ((ext_pretoact & 0x1) << 28)
  343. | ((ext_acttopre & 0x2) << 24)
  344. | ((ext_acttorw & 0x1) << 22)
  345. | ((ext_refrec & 0x1F) << 16)
  346. | ((ext_caslat & 0x3) << 12)
  347. | ((ext_wrrec & 0x1) << 8)
  348. | ((cntl_adj & 0x7) << 0)
  349. );
  350. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  351. }
  352. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  353. static void set_timing_cfg_1(fsl_ddr_cfg_regs_t *ddr,
  354. const memctl_options_t *popts,
  355. const common_timing_params_t *common_dimm,
  356. unsigned int cas_latency)
  357. {
  358. /* Precharge-to-activate interval (tRP) */
  359. unsigned char pretoact_mclk;
  360. /* Activate to precharge interval (tRAS) */
  361. unsigned char acttopre_mclk;
  362. /* Activate to read/write interval (tRCD) */
  363. unsigned char acttorw_mclk;
  364. /* CASLAT */
  365. unsigned char caslat_ctrl;
  366. /* Refresh recovery time (tRFC) ; trfc_low */
  367. unsigned char refrec_ctrl;
  368. /* Last data to precharge minimum interval (tWR) */
  369. unsigned char wrrec_mclk;
  370. /* Activate-to-activate interval (tRRD) */
  371. unsigned char acttoact_mclk;
  372. /* Last write data pair to read command issue interval (tWTR) */
  373. unsigned char wrtord_mclk;
  374. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  375. static const u8 wrrec_table[] = {
  376. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  377. pretoact_mclk = picos_to_mclk(common_dimm->tRP_ps);
  378. acttopre_mclk = picos_to_mclk(common_dimm->tRAS_ps);
  379. acttorw_mclk = picos_to_mclk(common_dimm->tRCD_ps);
  380. /*
  381. * Translate CAS Latency to a DDR controller field value:
  382. *
  383. * CAS Lat DDR I DDR II Ctrl
  384. * Clocks SPD Bit SPD Bit Value
  385. * ------- ------- ------- -----
  386. * 1.0 0 0001
  387. * 1.5 1 0010
  388. * 2.0 2 2 0011
  389. * 2.5 3 0100
  390. * 3.0 4 3 0101
  391. * 3.5 5 0110
  392. * 4.0 4 0111
  393. * 4.5 1000
  394. * 5.0 5 1001
  395. */
  396. #if defined(CONFIG_FSL_DDR1)
  397. caslat_ctrl = (cas_latency + 1) & 0x07;
  398. #elif defined(CONFIG_FSL_DDR2)
  399. caslat_ctrl = 2 * cas_latency - 1;
  400. #else
  401. /*
  402. * if the CAS latency more than 8 cycle,
  403. * we need set extend bit for it at
  404. * TIMING_CFG_3[EXT_CASLAT]
  405. */
  406. caslat_ctrl = 2 * cas_latency - 1;
  407. #endif
  408. refrec_ctrl = picos_to_mclk(common_dimm->tRFC_ps) - 8;
  409. wrrec_mclk = picos_to_mclk(common_dimm->tWR_ps);
  410. if (wrrec_mclk > 16)
  411. printf("Error: WRREC doesn't support more than 16 clocks\n");
  412. else
  413. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  414. if (popts->OTF_burst_chop_en)
  415. wrrec_mclk += 2;
  416. acttoact_mclk = picos_to_mclk(common_dimm->tRRD_ps);
  417. /*
  418. * JEDEC has min requirement for tRRD
  419. */
  420. #if defined(CONFIG_FSL_DDR3)
  421. if (acttoact_mclk < 4)
  422. acttoact_mclk = 4;
  423. #endif
  424. wrtord_mclk = picos_to_mclk(common_dimm->tWTR_ps);
  425. /*
  426. * JEDEC has some min requirements for tWTR
  427. */
  428. #if defined(CONFIG_FSL_DDR2)
  429. if (wrtord_mclk < 2)
  430. wrtord_mclk = 2;
  431. #elif defined(CONFIG_FSL_DDR3)
  432. if (wrtord_mclk < 4)
  433. wrtord_mclk = 4;
  434. #endif
  435. if (popts->OTF_burst_chop_en)
  436. wrtord_mclk += 2;
  437. ddr->timing_cfg_1 = (0
  438. | ((pretoact_mclk & 0x0F) << 28)
  439. | ((acttopre_mclk & 0x0F) << 24)
  440. | ((acttorw_mclk & 0xF) << 20)
  441. | ((caslat_ctrl & 0xF) << 16)
  442. | ((refrec_ctrl & 0xF) << 12)
  443. | ((wrrec_mclk & 0x0F) << 8)
  444. | ((acttoact_mclk & 0x0F) << 4)
  445. | ((wrtord_mclk & 0x0F) << 0)
  446. );
  447. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  448. }
  449. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  450. static void set_timing_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  451. const memctl_options_t *popts,
  452. const common_timing_params_t *common_dimm,
  453. unsigned int cas_latency,
  454. unsigned int additive_latency)
  455. {
  456. /* Additive latency */
  457. unsigned char add_lat_mclk;
  458. /* CAS-to-preamble override */
  459. unsigned short cpo;
  460. /* Write latency */
  461. unsigned char wr_lat;
  462. /* Read to precharge (tRTP) */
  463. unsigned char rd_to_pre;
  464. /* Write command to write data strobe timing adjustment */
  465. unsigned char wr_data_delay;
  466. /* Minimum CKE pulse width (tCKE) */
  467. unsigned char cke_pls;
  468. /* Window for four activates (tFAW) */
  469. unsigned short four_act;
  470. /* FIXME add check that this must be less than acttorw_mclk */
  471. add_lat_mclk = additive_latency;
  472. cpo = popts->cpo_override;
  473. #if defined(CONFIG_FSL_DDR1)
  474. /*
  475. * This is a lie. It should really be 1, but if it is
  476. * set to 1, bits overlap into the old controller's
  477. * otherwise unused ACSM field. If we leave it 0, then
  478. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  479. */
  480. wr_lat = 0;
  481. #elif defined(CONFIG_FSL_DDR2)
  482. wr_lat = cas_latency - 1;
  483. #else
  484. wr_lat = compute_cas_write_latency();
  485. #endif
  486. rd_to_pre = picos_to_mclk(common_dimm->tRTP_ps);
  487. /*
  488. * JEDEC has some min requirements for tRTP
  489. */
  490. #if defined(CONFIG_FSL_DDR2)
  491. if (rd_to_pre < 2)
  492. rd_to_pre = 2;
  493. #elif defined(CONFIG_FSL_DDR3)
  494. if (rd_to_pre < 4)
  495. rd_to_pre = 4;
  496. #endif
  497. if (additive_latency)
  498. rd_to_pre += additive_latency;
  499. if (popts->OTF_burst_chop_en)
  500. rd_to_pre += 2; /* according to UM */
  501. wr_data_delay = popts->write_data_delay;
  502. cke_pls = picos_to_mclk(popts->tCKE_clock_pulse_width_ps);
  503. four_act = picos_to_mclk(popts->tFAW_window_four_activates_ps);
  504. ddr->timing_cfg_2 = (0
  505. | ((add_lat_mclk & 0xf) << 28)
  506. | ((cpo & 0x1f) << 23)
  507. | ((wr_lat & 0xf) << 19)
  508. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  509. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  510. | ((cke_pls & 0x7) << 6)
  511. | ((four_act & 0x3f) << 0)
  512. );
  513. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  514. }
  515. /* DDR SDRAM Register Control Word */
  516. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  517. const memctl_options_t *popts,
  518. const common_timing_params_t *common_dimm)
  519. {
  520. if (common_dimm->all_DIMMs_registered
  521. && !common_dimm->all_DIMMs_unbuffered) {
  522. if (popts->rcw_override) {
  523. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  524. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  525. } else {
  526. ddr->ddr_sdram_rcw_1 =
  527. common_dimm->rcw[0] << 28 | \
  528. common_dimm->rcw[1] << 24 | \
  529. common_dimm->rcw[2] << 20 | \
  530. common_dimm->rcw[3] << 16 | \
  531. common_dimm->rcw[4] << 12 | \
  532. common_dimm->rcw[5] << 8 | \
  533. common_dimm->rcw[6] << 4 | \
  534. common_dimm->rcw[7];
  535. ddr->ddr_sdram_rcw_2 =
  536. common_dimm->rcw[8] << 28 | \
  537. common_dimm->rcw[9] << 24 | \
  538. common_dimm->rcw[10] << 20 | \
  539. common_dimm->rcw[11] << 16 | \
  540. common_dimm->rcw[12] << 12 | \
  541. common_dimm->rcw[13] << 8 | \
  542. common_dimm->rcw[14] << 4 | \
  543. common_dimm->rcw[15];
  544. }
  545. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  546. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  547. }
  548. }
  549. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  550. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  551. const memctl_options_t *popts,
  552. const common_timing_params_t *common_dimm)
  553. {
  554. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  555. unsigned int sren; /* Self refresh enable (during sleep) */
  556. unsigned int ecc_en; /* ECC enable. */
  557. unsigned int rd_en; /* Registered DIMM enable */
  558. unsigned int sdram_type; /* Type of SDRAM */
  559. unsigned int dyn_pwr; /* Dynamic power management mode */
  560. unsigned int dbw; /* DRAM dta bus width */
  561. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  562. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  563. unsigned int threeT_en; /* Enable 3T timing */
  564. unsigned int twoT_en; /* Enable 2T timing */
  565. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  566. unsigned int x32_en = 0; /* x32 enable */
  567. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  568. unsigned int hse; /* Global half strength override */
  569. unsigned int mem_halt = 0; /* memory controller halt */
  570. unsigned int bi = 0; /* Bypass initialization */
  571. mem_en = 1;
  572. sren = popts->self_refresh_in_sleep;
  573. if (common_dimm->all_DIMMs_ECC_capable) {
  574. /* Allow setting of ECC only if all DIMMs are ECC. */
  575. ecc_en = popts->ECC_mode;
  576. } else {
  577. ecc_en = 0;
  578. }
  579. if (common_dimm->all_DIMMs_registered
  580. && !common_dimm->all_DIMMs_unbuffered) {
  581. rd_en = 1;
  582. twoT_en = 0;
  583. } else {
  584. rd_en = 0;
  585. twoT_en = popts->twoT_en;
  586. }
  587. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  588. dyn_pwr = popts->dynamic_power;
  589. dbw = popts->data_bus_width;
  590. /* 8-beat burst enable DDR-III case
  591. * we must clear it when use the on-the-fly mode,
  592. * must set it when use the 32-bits bus mode.
  593. */
  594. if (sdram_type == SDRAM_TYPE_DDR3) {
  595. if (popts->burst_length == DDR_BL8)
  596. eight_be = 1;
  597. if (popts->burst_length == DDR_OTF)
  598. eight_be = 0;
  599. if (dbw == 0x1)
  600. eight_be = 1;
  601. }
  602. threeT_en = popts->threeT_en;
  603. ba_intlv_ctl = popts->ba_intlv_ctl;
  604. hse = popts->half_strength_driver_enable;
  605. ddr->ddr_sdram_cfg = (0
  606. | ((mem_en & 0x1) << 31)
  607. | ((sren & 0x1) << 30)
  608. | ((ecc_en & 0x1) << 29)
  609. | ((rd_en & 0x1) << 28)
  610. | ((sdram_type & 0x7) << 24)
  611. | ((dyn_pwr & 0x1) << 21)
  612. | ((dbw & 0x3) << 19)
  613. | ((eight_be & 0x1) << 18)
  614. | ((ncap & 0x1) << 17)
  615. | ((threeT_en & 0x1) << 16)
  616. | ((twoT_en & 0x1) << 15)
  617. | ((ba_intlv_ctl & 0x7F) << 8)
  618. | ((x32_en & 0x1) << 5)
  619. | ((pchb8 & 0x1) << 4)
  620. | ((hse & 0x1) << 3)
  621. | ((mem_halt & 0x1) << 1)
  622. | ((bi & 0x1) << 0)
  623. );
  624. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  625. }
  626. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  627. static void set_ddr_sdram_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  628. const memctl_options_t *popts,
  629. const unsigned int unq_mrs_en)
  630. {
  631. unsigned int frc_sr = 0; /* Force self refresh */
  632. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  633. unsigned int dll_rst_dis; /* DLL reset disable */
  634. unsigned int dqs_cfg; /* DQS configuration */
  635. unsigned int odt_cfg = 0; /* ODT configuration */
  636. unsigned int num_pr; /* Number of posted refreshes */
  637. unsigned int slow = 0; /* DDR will be run less than 1250 */
  638. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  639. unsigned int ap_en; /* Address Parity Enable */
  640. unsigned int d_init; /* DRAM data initialization */
  641. unsigned int rcw_en = 0; /* Register Control Word Enable */
  642. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  643. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  644. int i;
  645. dll_rst_dis = 1; /* Make this configurable */
  646. dqs_cfg = popts->DQS_config;
  647. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  648. if (popts->cs_local_opts[i].odt_rd_cfg
  649. || popts->cs_local_opts[i].odt_wr_cfg) {
  650. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  651. break;
  652. }
  653. }
  654. num_pr = 1; /* Make this configurable */
  655. /*
  656. * 8572 manual says
  657. * {TIMING_CFG_1[PRETOACT]
  658. * + [DDR_SDRAM_CFG_2[NUM_PR]
  659. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  660. * << DDR_SDRAM_INTERVAL[REFINT]
  661. */
  662. #if defined(CONFIG_FSL_DDR3)
  663. obc_cfg = popts->OTF_burst_chop_en;
  664. #else
  665. obc_cfg = 0;
  666. #endif
  667. #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7)
  668. slow = get_ddr_freq(0) < 1249000000;
  669. #endif
  670. if (popts->registered_dimm_en) {
  671. rcw_en = 1;
  672. ap_en = popts->ap_en;
  673. } else {
  674. ap_en = 0;
  675. }
  676. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  677. /* Use the DDR controller to auto initialize memory. */
  678. d_init = popts->ECC_init_using_memctl;
  679. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  680. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  681. #else
  682. /* Memory will be initialized via DMA, or not at all. */
  683. d_init = 0;
  684. #endif
  685. #if defined(CONFIG_FSL_DDR3)
  686. md_en = popts->mirrored_dimm;
  687. #endif
  688. qd_en = popts->quad_rank_present ? 1 : 0;
  689. ddr->ddr_sdram_cfg_2 = (0
  690. | ((frc_sr & 0x1) << 31)
  691. | ((sr_ie & 0x1) << 30)
  692. | ((dll_rst_dis & 0x1) << 29)
  693. | ((dqs_cfg & 0x3) << 26)
  694. | ((odt_cfg & 0x3) << 21)
  695. | ((num_pr & 0xf) << 12)
  696. | ((slow & 1) << 11)
  697. | (qd_en << 9)
  698. | (unq_mrs_en << 8)
  699. | ((obc_cfg & 0x1) << 6)
  700. | ((ap_en & 0x1) << 5)
  701. | ((d_init & 0x1) << 4)
  702. | ((rcw_en & 0x1) << 2)
  703. | ((md_en & 0x1) << 0)
  704. );
  705. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  706. }
  707. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  708. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  709. const memctl_options_t *popts,
  710. const unsigned int unq_mrs_en)
  711. {
  712. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  713. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  714. #if defined(CONFIG_FSL_DDR3)
  715. int i;
  716. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  717. unsigned int srt = 0; /* self-refresh temerature, normal range */
  718. unsigned int asr = 0; /* auto self-refresh disable */
  719. unsigned int cwl = compute_cas_write_latency() - 5;
  720. unsigned int pasr = 0; /* partial array self refresh disable */
  721. if (popts->rtt_override)
  722. rtt_wr = popts->rtt_wr_override_value;
  723. else
  724. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  725. esdmode2 = (0
  726. | ((rtt_wr & 0x3) << 9)
  727. | ((srt & 0x1) << 7)
  728. | ((asr & 0x1) << 6)
  729. | ((cwl & 0x7) << 3)
  730. | ((pasr & 0x7) << 0));
  731. #endif
  732. ddr->ddr_sdram_mode_2 = (0
  733. | ((esdmode2 & 0xFFFF) << 16)
  734. | ((esdmode3 & 0xFFFF) << 0)
  735. );
  736. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  737. #ifdef CONFIG_FSL_DDR3
  738. if (unq_mrs_en) { /* unique mode registers are supported */
  739. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  740. if (popts->rtt_override)
  741. rtt_wr = popts->rtt_wr_override_value;
  742. else
  743. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  744. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  745. esdmode2 |= (rtt_wr & 0x3) << 9;
  746. switch (i) {
  747. case 1:
  748. ddr->ddr_sdram_mode_4 = (0
  749. | ((esdmode2 & 0xFFFF) << 16)
  750. | ((esdmode3 & 0xFFFF) << 0)
  751. );
  752. break;
  753. case 2:
  754. ddr->ddr_sdram_mode_6 = (0
  755. | ((esdmode2 & 0xFFFF) << 16)
  756. | ((esdmode3 & 0xFFFF) << 0)
  757. );
  758. break;
  759. case 3:
  760. ddr->ddr_sdram_mode_8 = (0
  761. | ((esdmode2 & 0xFFFF) << 16)
  762. | ((esdmode3 & 0xFFFF) << 0)
  763. );
  764. break;
  765. }
  766. }
  767. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  768. ddr->ddr_sdram_mode_4);
  769. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  770. ddr->ddr_sdram_mode_6);
  771. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  772. ddr->ddr_sdram_mode_8);
  773. }
  774. #endif
  775. }
  776. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  777. static void set_ddr_sdram_interval(fsl_ddr_cfg_regs_t *ddr,
  778. const memctl_options_t *popts,
  779. const common_timing_params_t *common_dimm)
  780. {
  781. unsigned int refint; /* Refresh interval */
  782. unsigned int bstopre; /* Precharge interval */
  783. refint = picos_to_mclk(common_dimm->refresh_rate_ps);
  784. bstopre = popts->bstopre;
  785. /* refint field used 0x3FFF in earlier controllers */
  786. ddr->ddr_sdram_interval = (0
  787. | ((refint & 0xFFFF) << 16)
  788. | ((bstopre & 0x3FFF) << 0)
  789. );
  790. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  791. }
  792. #if defined(CONFIG_FSL_DDR3)
  793. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  794. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  795. const memctl_options_t *popts,
  796. const common_timing_params_t *common_dimm,
  797. unsigned int cas_latency,
  798. unsigned int additive_latency,
  799. const unsigned int unq_mrs_en)
  800. {
  801. unsigned short esdmode; /* Extended SDRAM mode */
  802. unsigned short sdmode; /* SDRAM mode */
  803. /* Mode Register - MR1 */
  804. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  805. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  806. unsigned int rtt;
  807. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  808. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  809. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  810. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  811. 1=Disable (Test/Debug) */
  812. /* Mode Register - MR0 */
  813. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  814. unsigned int wr = 0; /* Write Recovery */
  815. unsigned int dll_rst; /* DLL Reset */
  816. unsigned int mode; /* Normal=0 or Test=1 */
  817. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  818. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  819. unsigned int bt;
  820. unsigned int bl; /* BL: Burst Length */
  821. unsigned int wr_mclk;
  822. /*
  823. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  824. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  825. * for this table
  826. */
  827. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  828. const unsigned int mclk_ps = get_memory_clk_period_ps();
  829. int i;
  830. if (popts->rtt_override)
  831. rtt = popts->rtt_override_value;
  832. else
  833. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  834. if (additive_latency == (cas_latency - 1))
  835. al = 1;
  836. if (additive_latency == (cas_latency - 2))
  837. al = 2;
  838. if (popts->quad_rank_present)
  839. dic = 1; /* output driver impedance 240/7 ohm */
  840. /*
  841. * The esdmode value will also be used for writing
  842. * MR1 during write leveling for DDR3, although the
  843. * bits specifically related to the write leveling
  844. * scheme will be handled automatically by the DDR
  845. * controller. so we set the wrlvl_en = 0 here.
  846. */
  847. esdmode = (0
  848. | ((qoff & 0x1) << 12)
  849. | ((tdqs_en & 0x1) << 11)
  850. | ((rtt & 0x4) << 7) /* rtt field is split */
  851. | ((wrlvl_en & 0x1) << 7)
  852. | ((rtt & 0x2) << 5) /* rtt field is split */
  853. | ((dic & 0x2) << 4) /* DIC field is split */
  854. | ((al & 0x3) << 3)
  855. | ((rtt & 0x1) << 2) /* rtt field is split */
  856. | ((dic & 0x1) << 1) /* DIC field is split */
  857. | ((dll_en & 0x1) << 0)
  858. );
  859. /*
  860. * DLL control for precharge PD
  861. * 0=slow exit DLL off (tXPDLL)
  862. * 1=fast exit DLL on (tXP)
  863. */
  864. dll_on = 1;
  865. wr_mclk = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps;
  866. if (wr_mclk <= 16) {
  867. wr = wr_table[wr_mclk - 5];
  868. } else {
  869. printf("Error: unsupported write recovery for mode register "
  870. "wr_mclk = %d\n", wr_mclk);
  871. }
  872. dll_rst = 0; /* dll no reset */
  873. mode = 0; /* normal mode */
  874. /* look up table to get the cas latency bits */
  875. if (cas_latency >= 5 && cas_latency <= 16) {
  876. unsigned char cas_latency_table[] = {
  877. 0x2, /* 5 clocks */
  878. 0x4, /* 6 clocks */
  879. 0x6, /* 7 clocks */
  880. 0x8, /* 8 clocks */
  881. 0xa, /* 9 clocks */
  882. 0xc, /* 10 clocks */
  883. 0xe, /* 11 clocks */
  884. 0x1, /* 12 clocks */
  885. 0x3, /* 13 clocks */
  886. 0x5, /* 14 clocks */
  887. 0x7, /* 15 clocks */
  888. 0x9, /* 16 clocks */
  889. };
  890. caslat = cas_latency_table[cas_latency - 5];
  891. } else {
  892. printf("Error: unsupported cas latency for mode register\n");
  893. }
  894. bt = 0; /* Nibble sequential */
  895. switch (popts->burst_length) {
  896. case DDR_BL8:
  897. bl = 0;
  898. break;
  899. case DDR_OTF:
  900. bl = 1;
  901. break;
  902. case DDR_BC4:
  903. bl = 2;
  904. break;
  905. default:
  906. printf("Error: invalid burst length of %u specified. "
  907. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  908. popts->burst_length);
  909. bl = 1;
  910. break;
  911. }
  912. sdmode = (0
  913. | ((dll_on & 0x1) << 12)
  914. | ((wr & 0x7) << 9)
  915. | ((dll_rst & 0x1) << 8)
  916. | ((mode & 0x1) << 7)
  917. | (((caslat >> 1) & 0x7) << 4)
  918. | ((bt & 0x1) << 3)
  919. | ((caslat & 1) << 2)
  920. | ((bl & 0x3) << 0)
  921. );
  922. ddr->ddr_sdram_mode = (0
  923. | ((esdmode & 0xFFFF) << 16)
  924. | ((sdmode & 0xFFFF) << 0)
  925. );
  926. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  927. if (unq_mrs_en) { /* unique mode registers are supported */
  928. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  929. if (popts->rtt_override)
  930. rtt = popts->rtt_override_value;
  931. else
  932. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  933. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  934. esdmode |= (0
  935. | ((rtt & 0x4) << 7) /* rtt field is split */
  936. | ((rtt & 0x2) << 5) /* rtt field is split */
  937. | ((rtt & 0x1) << 2) /* rtt field is split */
  938. );
  939. switch (i) {
  940. case 1:
  941. ddr->ddr_sdram_mode_3 = (0
  942. | ((esdmode & 0xFFFF) << 16)
  943. | ((sdmode & 0xFFFF) << 0)
  944. );
  945. break;
  946. case 2:
  947. ddr->ddr_sdram_mode_5 = (0
  948. | ((esdmode & 0xFFFF) << 16)
  949. | ((sdmode & 0xFFFF) << 0)
  950. );
  951. break;
  952. case 3:
  953. ddr->ddr_sdram_mode_7 = (0
  954. | ((esdmode & 0xFFFF) << 16)
  955. | ((sdmode & 0xFFFF) << 0)
  956. );
  957. break;
  958. }
  959. }
  960. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  961. ddr->ddr_sdram_mode_3);
  962. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  963. ddr->ddr_sdram_mode_5);
  964. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  965. ddr->ddr_sdram_mode_5);
  966. }
  967. }
  968. #else /* !CONFIG_FSL_DDR3 */
  969. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  970. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  971. const memctl_options_t *popts,
  972. const common_timing_params_t *common_dimm,
  973. unsigned int cas_latency,
  974. unsigned int additive_latency,
  975. const unsigned int unq_mrs_en)
  976. {
  977. unsigned short esdmode; /* Extended SDRAM mode */
  978. unsigned short sdmode; /* SDRAM mode */
  979. /*
  980. * FIXME: This ought to be pre-calculated in a
  981. * technology-specific routine,
  982. * e.g. compute_DDR2_mode_register(), and then the
  983. * sdmode and esdmode passed in as part of common_dimm.
  984. */
  985. /* Extended Mode Register */
  986. unsigned int mrs = 0; /* Mode Register Set */
  987. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  988. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  989. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  990. unsigned int ocd = 0; /* 0x0=OCD not supported,
  991. 0x7=OCD default state */
  992. unsigned int rtt;
  993. unsigned int al; /* Posted CAS# additive latency (AL) */
  994. unsigned int ods = 0; /* Output Drive Strength:
  995. 0 = Full strength (18ohm)
  996. 1 = Reduced strength (4ohm) */
  997. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  998. 1=Disable (Test/Debug) */
  999. /* Mode Register (MR) */
  1000. unsigned int mr; /* Mode Register Definition */
  1001. unsigned int pd; /* Power-Down Mode */
  1002. unsigned int wr; /* Write Recovery */
  1003. unsigned int dll_res; /* DLL Reset */
  1004. unsigned int mode; /* Normal=0 or Test=1 */
  1005. unsigned int caslat = 0;/* CAS# latency */
  1006. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  1007. unsigned int bt;
  1008. unsigned int bl; /* BL: Burst Length */
  1009. #if defined(CONFIG_FSL_DDR2)
  1010. const unsigned int mclk_ps = get_memory_clk_period_ps();
  1011. #endif
  1012. dqs_en = !popts->DQS_config;
  1013. rtt = fsl_ddr_get_rtt();
  1014. al = additive_latency;
  1015. esdmode = (0
  1016. | ((mrs & 0x3) << 14)
  1017. | ((outputs & 0x1) << 12)
  1018. | ((rdqs_en & 0x1) << 11)
  1019. | ((dqs_en & 0x1) << 10)
  1020. | ((ocd & 0x7) << 7)
  1021. | ((rtt & 0x2) << 5) /* rtt field is split */
  1022. | ((al & 0x7) << 3)
  1023. | ((rtt & 0x1) << 2) /* rtt field is split */
  1024. | ((ods & 0x1) << 1)
  1025. | ((dll_en & 0x1) << 0)
  1026. );
  1027. mr = 0; /* FIXME: CHECKME */
  1028. /*
  1029. * 0 = Fast Exit (Normal)
  1030. * 1 = Slow Exit (Low Power)
  1031. */
  1032. pd = 0;
  1033. #if defined(CONFIG_FSL_DDR1)
  1034. wr = 0; /* Historical */
  1035. #elif defined(CONFIG_FSL_DDR2)
  1036. wr = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps - 1;
  1037. #endif
  1038. dll_res = 0;
  1039. mode = 0;
  1040. #if defined(CONFIG_FSL_DDR1)
  1041. if (1 <= cas_latency && cas_latency <= 4) {
  1042. unsigned char mode_caslat_table[4] = {
  1043. 0x5, /* 1.5 clocks */
  1044. 0x2, /* 2.0 clocks */
  1045. 0x6, /* 2.5 clocks */
  1046. 0x3 /* 3.0 clocks */
  1047. };
  1048. caslat = mode_caslat_table[cas_latency - 1];
  1049. } else {
  1050. printf("Warning: unknown cas_latency %d\n", cas_latency);
  1051. }
  1052. #elif defined(CONFIG_FSL_DDR2)
  1053. caslat = cas_latency;
  1054. #endif
  1055. bt = 0;
  1056. switch (popts->burst_length) {
  1057. case DDR_BL4:
  1058. bl = 2;
  1059. break;
  1060. case DDR_BL8:
  1061. bl = 3;
  1062. break;
  1063. default:
  1064. printf("Error: invalid burst length of %u specified. "
  1065. " Defaulting to 4 beats.\n",
  1066. popts->burst_length);
  1067. bl = 2;
  1068. break;
  1069. }
  1070. sdmode = (0
  1071. | ((mr & 0x3) << 14)
  1072. | ((pd & 0x1) << 12)
  1073. | ((wr & 0x7) << 9)
  1074. | ((dll_res & 0x1) << 8)
  1075. | ((mode & 0x1) << 7)
  1076. | ((caslat & 0x7) << 4)
  1077. | ((bt & 0x1) << 3)
  1078. | ((bl & 0x7) << 0)
  1079. );
  1080. ddr->ddr_sdram_mode = (0
  1081. | ((esdmode & 0xFFFF) << 16)
  1082. | ((sdmode & 0xFFFF) << 0)
  1083. );
  1084. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1085. }
  1086. #endif
  1087. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1088. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1089. {
  1090. unsigned int init_value; /* Initialization value */
  1091. init_value = 0xDEADBEEF;
  1092. ddr->ddr_data_init = init_value;
  1093. }
  1094. /*
  1095. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1096. * The old controller on the 8540/60 doesn't have this register.
  1097. * Hope it's OK to set it (to 0) anyway.
  1098. */
  1099. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1100. const memctl_options_t *popts)
  1101. {
  1102. unsigned int clk_adjust; /* Clock adjust */
  1103. clk_adjust = popts->clk_adjust;
  1104. ddr->ddr_sdram_clk_cntl = (clk_adjust & 0xF) << 23;
  1105. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1106. }
  1107. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1108. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1109. {
  1110. unsigned int init_addr = 0; /* Initialization address */
  1111. ddr->ddr_init_addr = init_addr;
  1112. }
  1113. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1114. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1115. {
  1116. unsigned int uia = 0; /* Use initialization address */
  1117. unsigned int init_ext_addr = 0; /* Initialization address */
  1118. ddr->ddr_init_ext_addr = (0
  1119. | ((uia & 0x1) << 31)
  1120. | (init_ext_addr & 0xF)
  1121. );
  1122. }
  1123. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1124. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1125. const memctl_options_t *popts)
  1126. {
  1127. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1128. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1129. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1130. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1131. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1132. #if defined(CONFIG_FSL_DDR3)
  1133. if (popts->burst_length == DDR_BL8) {
  1134. /* We set BL/2 for fixed BL8 */
  1135. rrt = 0; /* BL/2 clocks */
  1136. wwt = 0; /* BL/2 clocks */
  1137. } else {
  1138. /* We need to set BL/2 + 2 to BC4 and OTF */
  1139. rrt = 2; /* BL/2 + 2 clocks */
  1140. wwt = 2; /* BL/2 + 2 clocks */
  1141. }
  1142. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1143. #endif
  1144. ddr->timing_cfg_4 = (0
  1145. | ((rwt & 0xf) << 28)
  1146. | ((wrt & 0xf) << 24)
  1147. | ((rrt & 0xf) << 20)
  1148. | ((wwt & 0xf) << 16)
  1149. | (dll_lock & 0x3)
  1150. );
  1151. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1152. }
  1153. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1154. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1155. {
  1156. unsigned int rodt_on = 0; /* Read to ODT on */
  1157. unsigned int rodt_off = 0; /* Read to ODT off */
  1158. unsigned int wodt_on = 0; /* Write to ODT on */
  1159. unsigned int wodt_off = 0; /* Write to ODT off */
  1160. #if defined(CONFIG_FSL_DDR3)
  1161. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1162. rodt_on = cas_latency - ((ddr->timing_cfg_2 & 0x00780000) >> 19) + 1;
  1163. rodt_off = 4; /* 4 clocks */
  1164. wodt_on = 1; /* 1 clocks */
  1165. wodt_off = 4; /* 4 clocks */
  1166. #endif
  1167. ddr->timing_cfg_5 = (0
  1168. | ((rodt_on & 0x1f) << 24)
  1169. | ((rodt_off & 0x7) << 20)
  1170. | ((wodt_on & 0x1f) << 12)
  1171. | ((wodt_off & 0x7) << 8)
  1172. );
  1173. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1174. }
  1175. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1176. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1177. {
  1178. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1179. /* Normal Operation Full Calibration Time (tZQoper) */
  1180. unsigned int zqoper = 0;
  1181. /* Normal Operation Short Calibration Time (tZQCS) */
  1182. unsigned int zqcs = 0;
  1183. if (zq_en) {
  1184. zqinit = 9; /* 512 clocks */
  1185. zqoper = 8; /* 256 clocks */
  1186. zqcs = 6; /* 64 clocks */
  1187. }
  1188. ddr->ddr_zq_cntl = (0
  1189. | ((zq_en & 0x1) << 31)
  1190. | ((zqinit & 0xF) << 24)
  1191. | ((zqoper & 0xF) << 16)
  1192. | ((zqcs & 0xF) << 8)
  1193. );
  1194. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1195. }
  1196. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1197. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1198. const memctl_options_t *popts)
  1199. {
  1200. /*
  1201. * First DQS pulse rising edge after margining mode
  1202. * is programmed (tWL_MRD)
  1203. */
  1204. unsigned int wrlvl_mrd = 0;
  1205. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1206. unsigned int wrlvl_odten = 0;
  1207. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1208. unsigned int wrlvl_dqsen = 0;
  1209. /* WRLVL_SMPL: Write leveling sample time */
  1210. unsigned int wrlvl_smpl = 0;
  1211. /* WRLVL_WLR: Write leveling repeition time */
  1212. unsigned int wrlvl_wlr = 0;
  1213. /* WRLVL_START: Write leveling start time */
  1214. unsigned int wrlvl_start = 0;
  1215. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1216. if (wrlvl_en) {
  1217. /* tWL_MRD min = 40 nCK, we set it 64 */
  1218. wrlvl_mrd = 0x6;
  1219. /* tWL_ODTEN 128 */
  1220. wrlvl_odten = 0x7;
  1221. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1222. wrlvl_dqsen = 0x5;
  1223. /*
  1224. * Write leveling sample time at least need 6 clocks
  1225. * higher than tWLO to allow enough time for progagation
  1226. * delay and sampling the prime data bits.
  1227. */
  1228. wrlvl_smpl = 0xf;
  1229. /*
  1230. * Write leveling repetition time
  1231. * at least tWLO + 6 clocks clocks
  1232. * we set it 64
  1233. */
  1234. wrlvl_wlr = 0x6;
  1235. /*
  1236. * Write leveling start time
  1237. * The value use for the DQS_ADJUST for the first sample
  1238. * when write leveling is enabled. It probably needs to be
  1239. * overriden per platform.
  1240. */
  1241. wrlvl_start = 0x8;
  1242. /*
  1243. * Override the write leveling sample and start time
  1244. * according to specific board
  1245. */
  1246. if (popts->wrlvl_override) {
  1247. wrlvl_smpl = popts->wrlvl_sample;
  1248. wrlvl_start = popts->wrlvl_start;
  1249. }
  1250. }
  1251. ddr->ddr_wrlvl_cntl = (0
  1252. | ((wrlvl_en & 0x1) << 31)
  1253. | ((wrlvl_mrd & 0x7) << 24)
  1254. | ((wrlvl_odten & 0x7) << 20)
  1255. | ((wrlvl_dqsen & 0x7) << 16)
  1256. | ((wrlvl_smpl & 0xf) << 12)
  1257. | ((wrlvl_wlr & 0x7) << 8)
  1258. | ((wrlvl_start & 0x1F) << 0)
  1259. );
  1260. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1261. ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2;
  1262. debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2);
  1263. ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3;
  1264. debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3);
  1265. }
  1266. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1267. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1268. {
  1269. /* Self Refresh Idle Threshold */
  1270. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1271. }
  1272. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1273. {
  1274. if (popts->addr_hash) {
  1275. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1276. puts("Address hashing enabled.\n");
  1277. }
  1278. }
  1279. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1280. {
  1281. ddr->ddr_cdr1 = popts->ddr_cdr1;
  1282. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  1283. }
  1284. static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1285. {
  1286. ddr->ddr_cdr2 = popts->ddr_cdr2;
  1287. debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2);
  1288. }
  1289. unsigned int
  1290. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1291. {
  1292. unsigned int res = 0;
  1293. /*
  1294. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1295. * not set at the same time.
  1296. */
  1297. if (ddr->ddr_sdram_cfg & 0x10000000
  1298. && ddr->ddr_sdram_cfg & 0x00008000) {
  1299. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1300. " should not be set at the same time.\n");
  1301. res++;
  1302. }
  1303. return res;
  1304. }
  1305. unsigned int
  1306. compute_fsl_memctl_config_regs(const memctl_options_t *popts,
  1307. fsl_ddr_cfg_regs_t *ddr,
  1308. const common_timing_params_t *common_dimm,
  1309. const dimm_params_t *dimm_params,
  1310. unsigned int dbw_cap_adj,
  1311. unsigned int size_only)
  1312. {
  1313. unsigned int i;
  1314. unsigned int cas_latency;
  1315. unsigned int additive_latency;
  1316. unsigned int sr_it;
  1317. unsigned int zq_en;
  1318. unsigned int wrlvl_en;
  1319. unsigned int ip_rev = 0;
  1320. unsigned int unq_mrs_en = 0;
  1321. int cs_en = 1;
  1322. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  1323. if (common_dimm == NULL) {
  1324. printf("Error: subset DIMM params struct null pointer\n");
  1325. return 1;
  1326. }
  1327. /*
  1328. * Process overrides first.
  1329. *
  1330. * FIXME: somehow add dereated caslat to this
  1331. */
  1332. cas_latency = (popts->cas_latency_override)
  1333. ? popts->cas_latency_override_value
  1334. : common_dimm->lowest_common_SPD_caslat;
  1335. additive_latency = (popts->additive_latency_override)
  1336. ? popts->additive_latency_override_value
  1337. : common_dimm->additive_latency;
  1338. sr_it = (popts->auto_self_refresh_en)
  1339. ? popts->sr_it
  1340. : 0;
  1341. /* ZQ calibration */
  1342. zq_en = (popts->zq_en) ? 1 : 0;
  1343. /* write leveling */
  1344. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  1345. /* Chip Select Memory Bounds (CSn_BNDS) */
  1346. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1347. unsigned long long ea, sa;
  1348. unsigned int cs_per_dimm
  1349. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  1350. unsigned int dimm_number
  1351. = i / cs_per_dimm;
  1352. unsigned long long rank_density
  1353. = dimm_params[dimm_number].rank_density >> dbw_cap_adj;
  1354. if (dimm_params[dimm_number].n_ranks == 0) {
  1355. debug("Skipping setup of CS%u "
  1356. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  1357. continue;
  1358. }
  1359. if (popts->memctl_interleaving) {
  1360. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1361. case FSL_DDR_CS0_CS1_CS2_CS3:
  1362. break;
  1363. case FSL_DDR_CS0_CS1:
  1364. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1365. if (i > 1)
  1366. cs_en = 0;
  1367. break;
  1368. case FSL_DDR_CS2_CS3:
  1369. default:
  1370. if (i > 0)
  1371. cs_en = 0;
  1372. break;
  1373. }
  1374. sa = common_dimm->base_address;
  1375. ea = sa + common_dimm->total_mem - 1;
  1376. } else if (!popts->memctl_interleaving) {
  1377. /*
  1378. * If memory interleaving between controllers is NOT
  1379. * enabled, the starting address for each memory
  1380. * controller is distinct. However, because rank
  1381. * interleaving is enabled, the starting and ending
  1382. * addresses of the total memory on that memory
  1383. * controller needs to be programmed into its
  1384. * respective CS0_BNDS.
  1385. */
  1386. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1387. case FSL_DDR_CS0_CS1_CS2_CS3:
  1388. sa = common_dimm->base_address;
  1389. ea = sa + common_dimm->total_mem - 1;
  1390. break;
  1391. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1392. if ((i >= 2) && (dimm_number == 0)) {
  1393. sa = dimm_params[dimm_number].base_address +
  1394. 2 * rank_density;
  1395. ea = sa + 2 * rank_density - 1;
  1396. } else {
  1397. sa = dimm_params[dimm_number].base_address;
  1398. ea = sa + 2 * rank_density - 1;
  1399. }
  1400. break;
  1401. case FSL_DDR_CS0_CS1:
  1402. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1403. sa = dimm_params[dimm_number].base_address;
  1404. ea = sa + rank_density - 1;
  1405. if (i != 1)
  1406. sa += (i % cs_per_dimm) * rank_density;
  1407. ea += (i % cs_per_dimm) * rank_density;
  1408. } else {
  1409. sa = 0;
  1410. ea = 0;
  1411. }
  1412. if (i == 0)
  1413. ea += rank_density;
  1414. break;
  1415. case FSL_DDR_CS2_CS3:
  1416. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1417. sa = dimm_params[dimm_number].base_address;
  1418. ea = sa + rank_density - 1;
  1419. if (i != 3)
  1420. sa += (i % cs_per_dimm) * rank_density;
  1421. ea += (i % cs_per_dimm) * rank_density;
  1422. } else {
  1423. sa = 0;
  1424. ea = 0;
  1425. }
  1426. if (i == 2)
  1427. ea += (rank_density >> dbw_cap_adj);
  1428. break;
  1429. default: /* No bank(chip-select) interleaving */
  1430. sa = dimm_params[dimm_number].base_address;
  1431. ea = sa + rank_density - 1;
  1432. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1433. sa += (i % cs_per_dimm) * rank_density;
  1434. ea += (i % cs_per_dimm) * rank_density;
  1435. } else {
  1436. sa = 0;
  1437. ea = 0;
  1438. }
  1439. break;
  1440. }
  1441. }
  1442. sa >>= 24;
  1443. ea >>= 24;
  1444. if (cs_en) {
  1445. ddr->cs[i].bnds = (0
  1446. | ((sa & 0xFFF) << 16)/* starting address MSB */
  1447. | ((ea & 0xFFF) << 0) /* ending address MSB */
  1448. );
  1449. } else {
  1450. debug("FSLDDR: setting bnds to 0 for inactive CS\n");
  1451. ddr->cs[i].bnds = 0;
  1452. }
  1453. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  1454. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  1455. set_csn_config_2(i, ddr);
  1456. }
  1457. /*
  1458. * In the case we only need to compute the ddr sdram size, we only need
  1459. * to set csn registers, so return from here.
  1460. */
  1461. if (size_only)
  1462. return 0;
  1463. set_ddr_eor(ddr, popts);
  1464. #if !defined(CONFIG_FSL_DDR1)
  1465. set_timing_cfg_0(ddr, popts, dimm_params);
  1466. #endif
  1467. set_timing_cfg_3(ddr, popts, common_dimm, cas_latency);
  1468. set_timing_cfg_1(ddr, popts, common_dimm, cas_latency);
  1469. set_timing_cfg_2(ddr, popts, common_dimm,
  1470. cas_latency, additive_latency);
  1471. set_ddr_cdr1(ddr, popts);
  1472. set_ddr_cdr2(ddr, popts);
  1473. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  1474. ip_rev = fsl_ddr_get_version();
  1475. if (ip_rev > 0x40400)
  1476. unq_mrs_en = 1;
  1477. set_ddr_sdram_cfg_2(ddr, popts, unq_mrs_en);
  1478. set_ddr_sdram_mode(ddr, popts, common_dimm,
  1479. cas_latency, additive_latency, unq_mrs_en);
  1480. set_ddr_sdram_mode_2(ddr, popts, unq_mrs_en);
  1481. set_ddr_sdram_interval(ddr, popts, common_dimm);
  1482. set_ddr_data_init(ddr);
  1483. set_ddr_sdram_clk_cntl(ddr, popts);
  1484. set_ddr_init_addr(ddr);
  1485. set_ddr_init_ext_addr(ddr);
  1486. set_timing_cfg_4(ddr, popts);
  1487. set_timing_cfg_5(ddr, cas_latency);
  1488. set_ddr_zq_cntl(ddr, zq_en);
  1489. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  1490. set_ddr_sr_cntr(ddr, sr_it);
  1491. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  1492. return check_fsl_memctl_config_regs(ddr);
  1493. }