uart.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583
  1. /*
  2. * (C) Copyright 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. /*
  25. * UART test
  26. *
  27. * The Serial Management Controllers (SMC) and the Serial Communication
  28. * Controllers (SCC) listed in ctlr_list array below are tested in
  29. * the loopback UART mode.
  30. * The controllers are configured accordingly and several characters
  31. * are transmitted. The configurable test parameters are:
  32. * MIN_PACKET_LENGTH - minimum size of packet to transmit
  33. * MAX_PACKET_LENGTH - maximum size of packet to transmit
  34. * TEST_NUM - number of tests
  35. */
  36. #ifdef CONFIG_POST
  37. #include <post.h>
  38. #if defined(CONFIG_8xx)
  39. #include <commproc.h>
  40. #elif defined(CONFIG_MPC8260)
  41. #include <asm/cpm_8260.h>
  42. #else
  43. #error "Apparently a bad configuration, please fix."
  44. #endif
  45. #include <command.h>
  46. #include <net.h>
  47. #if CONFIG_POST & CFG_POST_UART
  48. #define CTLR_SMC 0
  49. #define CTLR_SCC 1
  50. /* The list of controllers to test */
  51. #if defined(CONFIG_MPC823)
  52. static int ctlr_list[][2] =
  53. { {CTLR_SMC, 0}, {CTLR_SMC, 1}, {CTLR_SCC, 1} };
  54. #else
  55. static int ctlr_list[][2] = { };
  56. #endif
  57. #define CTRL_LIST_SIZE (sizeof(ctlr_list) / sizeof(ctlr_list[0]))
  58. static struct {
  59. void (*init) (int index);
  60. void (*putc) (int index, const char c);
  61. int (*getc) (int index);
  62. } ctlr_proc[2];
  63. static char *ctlr_name[2] = { "SMC", "SCC" };
  64. static int used_by_uart[2] = { -1, -1 };
  65. static int used_by_ether[2] = { -1, -1 };
  66. static int proff_smc[] = { PROFF_SMC1, PROFF_SMC2 };
  67. static int proff_scc[] =
  68. { PROFF_SCC1, PROFF_SCC2, PROFF_SCC3, PROFF_SCC4 };
  69. /*
  70. * SMC callbacks
  71. */
  72. static void smc_init (int smc_index)
  73. {
  74. DECLARE_GLOBAL_DATA_PTR;
  75. static int cpm_cr_ch[] = { CPM_CR_CH_SMC1, CPM_CR_CH_SMC2 };
  76. volatile immap_t *im = (immap_t *) CFG_IMMR;
  77. volatile smc_t *sp;
  78. volatile smc_uart_t *up;
  79. volatile cbd_t *tbdf, *rbdf;
  80. volatile cpm8xx_t *cp = &(im->im_cpm);
  81. uint dpaddr;
  82. /* initialize pointers to SMC */
  83. sp = (smc_t *) & (cp->cp_smc[smc_index]);
  84. up = (smc_uart_t *) & cp->cp_dparam[proff_smc[smc_index]];
  85. /* Disable transmitter/receiver.
  86. */
  87. sp->smc_smcmr &= ~(SMCMR_REN | SMCMR_TEN);
  88. /* Enable SDMA.
  89. */
  90. im->im_siu_conf.sc_sdcr = 1;
  91. /* clear error conditions */
  92. #ifdef CFG_SDSR
  93. im->im_sdma.sdma_sdsr = CFG_SDSR;
  94. #else
  95. im->im_sdma.sdma_sdsr = 0x83;
  96. #endif
  97. /* clear SDMA interrupt mask */
  98. #ifdef CFG_SDMR
  99. im->im_sdma.sdma_sdmr = CFG_SDMR;
  100. #else
  101. im->im_sdma.sdma_sdmr = 0x00;
  102. #endif
  103. #if defined(CONFIG_FADS)
  104. /* Enable RS232 */
  105. *((uint *) BCSR1) &=
  106. ~(smc_index == 1 ? BCSR1_RS232EN_1 : BCSR1_RS232EN_2);
  107. #endif
  108. #if defined(CONFIG_RPXLITE) || defined(CONFIG_RPXCLASSIC)
  109. /* Enable Monitor Port Transceiver */
  110. *((uchar *) BCSR0) |= BCSR0_ENMONXCVR;
  111. #endif
  112. /* Set the physical address of the host memory buffers in
  113. * the buffer descriptors.
  114. */
  115. #ifdef CFG_ALLOC_DPRAM
  116. dpaddr = dpram_alloc_align (sizeof (cbd_t) * 2 + 2, 8);
  117. #else
  118. dpaddr = CPM_POST_BASE;
  119. #endif
  120. /* Allocate space for two buffer descriptors in the DP ram.
  121. * For now, this address seems OK, but it may have to
  122. * change with newer versions of the firmware.
  123. * damm: allocating space after the two buffers for rx/tx data
  124. */
  125. rbdf = (cbd_t *) & cp->cp_dpmem[dpaddr];
  126. rbdf->cbd_bufaddr = (uint) (rbdf + 2);
  127. rbdf->cbd_sc = 0;
  128. tbdf = rbdf + 1;
  129. tbdf->cbd_bufaddr = ((uint) (rbdf + 2)) + 1;
  130. tbdf->cbd_sc = 0;
  131. /* Set up the uart parameters in the parameter ram.
  132. */
  133. up->smc_rbase = dpaddr;
  134. up->smc_tbase = dpaddr + sizeof (cbd_t);
  135. up->smc_rfcr = SMC_EB;
  136. up->smc_tfcr = SMC_EB;
  137. #if defined(CONFIG_MBX)
  138. board_serial_init ();
  139. #endif
  140. /* Set UART mode, 8 bit, no parity, one stop.
  141. * Enable receive and transmit.
  142. * Set local loopback mode.
  143. */
  144. sp->smc_smcmr = smcr_mk_clen (9) | SMCMR_SM_UART | (ushort) 0x0004;
  145. /* Mask all interrupts and remove anything pending.
  146. */
  147. sp->smc_smcm = 0;
  148. sp->smc_smce = 0xff;
  149. /* Set up the baud rate generator.
  150. */
  151. cp->cp_simode = 0x00000000;
  152. cp->cp_brgc1 =
  153. (((gd->cpu_clk / 16 / gd->baudrate) -
  154. 1) << 1) | CPM_BRG_EN;
  155. /* Make the first buffer the only buffer.
  156. */
  157. tbdf->cbd_sc |= BD_SC_WRAP;
  158. rbdf->cbd_sc |= BD_SC_EMPTY | BD_SC_WRAP;
  159. /* Single character receive.
  160. */
  161. up->smc_mrblr = 1;
  162. up->smc_maxidl = 0;
  163. /* Initialize Tx/Rx parameters.
  164. */
  165. while (cp->cp_cpcr & CPM_CR_FLG) /* wait if cp is busy */
  166. ;
  167. cp->cp_cpcr =
  168. mk_cr_cmd (cpm_cr_ch[smc_index], CPM_CR_INIT_TRX) | CPM_CR_FLG;
  169. while (cp->cp_cpcr & CPM_CR_FLG) /* wait if cp is busy */
  170. ;
  171. /* Enable transmitter/receiver.
  172. */
  173. sp->smc_smcmr |= SMCMR_REN | SMCMR_TEN;
  174. }
  175. static void smc_putc (int smc_index, const char c)
  176. {
  177. volatile cbd_t *tbdf;
  178. volatile char *buf;
  179. volatile smc_uart_t *up;
  180. volatile immap_t *im = (immap_t *) CFG_IMMR;
  181. volatile cpm8xx_t *cpmp = &(im->im_cpm);
  182. up = (smc_uart_t *) & cpmp->cp_dparam[proff_smc[smc_index]];
  183. tbdf = (cbd_t *) & cpmp->cp_dpmem[up->smc_tbase];
  184. /* Wait for last character to go.
  185. */
  186. buf = (char *) tbdf->cbd_bufaddr;
  187. #if 0
  188. __asm__ ("eieio");
  189. while (tbdf->cbd_sc & BD_SC_READY)
  190. __asm__ ("eieio");
  191. #endif
  192. *buf = c;
  193. tbdf->cbd_datlen = 1;
  194. tbdf->cbd_sc |= BD_SC_READY;
  195. __asm__ ("eieio");
  196. #if 1
  197. while (tbdf->cbd_sc & BD_SC_READY)
  198. __asm__ ("eieio");
  199. #endif
  200. }
  201. static int smc_getc (int smc_index)
  202. {
  203. volatile cbd_t *rbdf;
  204. volatile unsigned char *buf;
  205. volatile smc_uart_t *up;
  206. volatile immap_t *im = (immap_t *) CFG_IMMR;
  207. volatile cpm8xx_t *cpmp = &(im->im_cpm);
  208. unsigned char c;
  209. int i;
  210. up = (smc_uart_t *) & cpmp->cp_dparam[proff_smc[smc_index]];
  211. rbdf = (cbd_t *) & cpmp->cp_dpmem[up->smc_rbase];
  212. /* Wait for character to show up.
  213. */
  214. buf = (unsigned char *) rbdf->cbd_bufaddr;
  215. #if 0
  216. while (rbdf->cbd_sc & BD_SC_EMPTY);
  217. #else
  218. for (i = 100; i > 0; i--) {
  219. if (!(rbdf->cbd_sc & BD_SC_EMPTY))
  220. break;
  221. udelay (1000);
  222. }
  223. if (i == 0)
  224. return -1;
  225. #endif
  226. c = *buf;
  227. rbdf->cbd_sc |= BD_SC_EMPTY;
  228. return (c);
  229. }
  230. /*
  231. * SCC callbacks
  232. */
  233. static void scc_init (int scc_index)
  234. {
  235. DECLARE_GLOBAL_DATA_PTR;
  236. static int cpm_cr_ch[] = {
  237. CPM_CR_CH_SCC1,
  238. CPM_CR_CH_SCC2,
  239. CPM_CR_CH_SCC3,
  240. CPM_CR_CH_SCC4,
  241. };
  242. volatile immap_t *im = (immap_t *) CFG_IMMR;
  243. volatile scc_t *sp;
  244. volatile scc_uart_t *up;
  245. volatile cbd_t *tbdf, *rbdf;
  246. volatile cpm8xx_t *cp = &(im->im_cpm);
  247. uint dpaddr;
  248. /* initialize pointers to SCC */
  249. sp = (scc_t *) & (cp->cp_scc[scc_index]);
  250. up = (scc_uart_t *) & cp->cp_dparam[proff_scc[scc_index]];
  251. /* Disable transmitter/receiver.
  252. */
  253. sp->scc_gsmrl &= ~(SCC_GSMRL_ENR | SCC_GSMRL_ENT);
  254. /* Allocate space for two buffer descriptors in the DP ram.
  255. */
  256. #ifdef CFG_ALLOC_DPRAM
  257. dpaddr = dpram_alloc_align (sizeof (cbd_t) * 2 + 2, 8);
  258. #else
  259. dpaddr = CPM_POST_BASE;
  260. #endif
  261. /* Enable SDMA.
  262. */
  263. im->im_siu_conf.sc_sdcr = 0x0001;
  264. /* Set the physical address of the host memory buffers in
  265. * the buffer descriptors.
  266. */
  267. rbdf = (cbd_t *) & cp->cp_dpmem[dpaddr];
  268. rbdf->cbd_bufaddr = (uint) (rbdf + 2);
  269. rbdf->cbd_sc = 0;
  270. tbdf = rbdf + 1;
  271. tbdf->cbd_bufaddr = ((uint) (rbdf + 2)) + 1;
  272. tbdf->cbd_sc = 0;
  273. /* Set up the baud rate generator.
  274. */
  275. cp->cp_sicr &= ~(0x000000FF << (8 * scc_index));
  276. /* no |= needed, since BRG1 is 000 */
  277. cp->cp_brgc1 =
  278. (((gd->cpu_clk / 16 / gd->baudrate) -
  279. 1) << 1) | CPM_BRG_EN;
  280. /* Set up the uart parameters in the parameter ram.
  281. */
  282. up->scc_genscc.scc_rbase = dpaddr;
  283. up->scc_genscc.scc_tbase = dpaddr + sizeof (cbd_t);
  284. /* Initialize Tx/Rx parameters.
  285. */
  286. while (cp->cp_cpcr & CPM_CR_FLG) /* wait if cp is busy */
  287. ;
  288. cp->cp_cpcr =
  289. mk_cr_cmd (cpm_cr_ch[scc_index], CPM_CR_INIT_TRX) | CPM_CR_FLG;
  290. while (cp->cp_cpcr & CPM_CR_FLG) /* wait if cp is busy */
  291. ;
  292. up->scc_genscc.scc_rfcr = SCC_EB | 0x05;
  293. up->scc_genscc.scc_tfcr = SCC_EB | 0x05;
  294. up->scc_genscc.scc_mrblr = 1; /* Single character receive */
  295. up->scc_maxidl = 0; /* disable max idle */
  296. up->scc_brkcr = 1; /* send one break character on stop TX */
  297. up->scc_parec = 0;
  298. up->scc_frmec = 0;
  299. up->scc_nosec = 0;
  300. up->scc_brkec = 0;
  301. up->scc_uaddr1 = 0;
  302. up->scc_uaddr2 = 0;
  303. up->scc_toseq = 0;
  304. up->scc_char1 = 0x8000;
  305. up->scc_char2 = 0x8000;
  306. up->scc_char3 = 0x8000;
  307. up->scc_char4 = 0x8000;
  308. up->scc_char5 = 0x8000;
  309. up->scc_char6 = 0x8000;
  310. up->scc_char7 = 0x8000;
  311. up->scc_char8 = 0x8000;
  312. up->scc_rccm = 0xc0ff;
  313. /* Set low latency / small fifo.
  314. */
  315. sp->scc_gsmrh = SCC_GSMRH_RFW;
  316. /* Set UART mode
  317. */
  318. sp->scc_gsmrl &= ~0xF;
  319. sp->scc_gsmrl |= SCC_GSMRL_MODE_UART;
  320. /* Set local loopback mode.
  321. */
  322. sp->scc_gsmrl &= ~SCC_GSMRL_DIAG_LE;
  323. sp->scc_gsmrl |= SCC_GSMRL_DIAG_LOOP;
  324. /* Set clock divider 16 on Tx and Rx
  325. */
  326. sp->scc_gsmrl |= (SCC_GSMRL_TDCR_16 | SCC_GSMRL_RDCR_16);
  327. sp->scc_psmr |= SCU_PSMR_CL;
  328. /* Mask all interrupts and remove anything pending.
  329. */
  330. sp->scc_sccm = 0;
  331. sp->scc_scce = 0xffff;
  332. sp->scc_dsr = 0x7e7e;
  333. sp->scc_psmr = 0x3000;
  334. /* Make the first buffer the only buffer.
  335. */
  336. tbdf->cbd_sc |= BD_SC_WRAP;
  337. rbdf->cbd_sc |= BD_SC_EMPTY | BD_SC_WRAP;
  338. /* Enable transmitter/receiver.
  339. */
  340. sp->scc_gsmrl |= (SCC_GSMRL_ENR | SCC_GSMRL_ENT);
  341. }
  342. static void scc_putc (int scc_index, const char c)
  343. {
  344. volatile cbd_t *tbdf;
  345. volatile char *buf;
  346. volatile scc_uart_t *up;
  347. volatile immap_t *im = (immap_t *) CFG_IMMR;
  348. volatile cpm8xx_t *cpmp = &(im->im_cpm);
  349. up = (scc_uart_t *) & cpmp->cp_dparam[proff_scc[scc_index]];
  350. tbdf = (cbd_t *) & cpmp->cp_dpmem[up->scc_genscc.scc_tbase];
  351. /* Wait for last character to go.
  352. */
  353. buf = (char *) tbdf->cbd_bufaddr;
  354. #if 0
  355. __asm__ ("eieio");
  356. while (tbdf->cbd_sc & BD_SC_READY)
  357. __asm__ ("eieio");
  358. #endif
  359. *buf = c;
  360. tbdf->cbd_datlen = 1;
  361. tbdf->cbd_sc |= BD_SC_READY;
  362. __asm__ ("eieio");
  363. #if 1
  364. while (tbdf->cbd_sc & BD_SC_READY)
  365. __asm__ ("eieio");
  366. #endif
  367. }
  368. static int scc_getc (int scc_index)
  369. {
  370. volatile cbd_t *rbdf;
  371. volatile unsigned char *buf;
  372. volatile scc_uart_t *up;
  373. volatile immap_t *im = (immap_t *) CFG_IMMR;
  374. volatile cpm8xx_t *cpmp = &(im->im_cpm);
  375. unsigned char c;
  376. int i;
  377. up = (scc_uart_t *) & cpmp->cp_dparam[proff_scc[scc_index]];
  378. rbdf = (cbd_t *) & cpmp->cp_dpmem[up->scc_genscc.scc_rbase];
  379. /* Wait for character to show up.
  380. */
  381. buf = (unsigned char *) rbdf->cbd_bufaddr;
  382. #if 0
  383. while (rbdf->cbd_sc & BD_SC_EMPTY);
  384. #else
  385. for (i = 100; i > 0; i--) {
  386. if (!(rbdf->cbd_sc & BD_SC_EMPTY))
  387. break;
  388. udelay (1000);
  389. }
  390. if (i == 0)
  391. return -1;
  392. #endif
  393. c = *buf;
  394. rbdf->cbd_sc |= BD_SC_EMPTY;
  395. return (c);
  396. }
  397. /*
  398. * Test routines
  399. */
  400. static int test_ctlr (int ctlr, int index)
  401. {
  402. int res = -1;
  403. char test_str[] = "*** UART Test String ***\r\n";
  404. int i;
  405. #if !defined(CONFIG_8xx_CONS_NONE)
  406. if (used_by_uart[ctlr] == index) {
  407. while (ctlr_proc[ctlr].getc (index) != -1);
  408. }
  409. #endif
  410. ctlr_proc[ctlr].init (index);
  411. for (i = 0; i < sizeof (test_str) - 1; i++) {
  412. ctlr_proc[ctlr].putc (index, test_str[i]);
  413. if (ctlr_proc[ctlr].getc (index) != test_str[i])
  414. goto Done;
  415. }
  416. res = 0;
  417. Done:
  418. #if !defined(CONFIG_8xx_CONS_NONE)
  419. if (used_by_uart[ctlr] == index) {
  420. serial_init ();
  421. }
  422. #endif
  423. #if defined(SCC_ENET)
  424. if (used_by_ether[ctlr] == index) {
  425. DECLARE_GLOBAL_DATA_PTR;
  426. eth_init (gd->bd);
  427. }
  428. #endif
  429. if (res != 0) {
  430. post_log ("uart %s%d test failed\n",
  431. ctlr_name[ctlr], index + 1);
  432. }
  433. return res;
  434. }
  435. int uart_post_test (int flags)
  436. {
  437. int res = 0;
  438. int i;
  439. #if defined(CONFIG_8xx_CONS_SMC1)
  440. used_by_uart[CTLR_SMC] = 0;
  441. #elif defined(CONFIG_8xx_CONS_SMC2)
  442. used_by_uart[CTLR_SMC] = 1;
  443. #elif defined(CONFIG_8xx_CONS_SCC1)
  444. used_by_uart[CTLR_SCC] = 0;
  445. #elif defined(CONFIG_8xx_CONS_SCC2)
  446. used_by_uart[CTLR_SCC] = 1;
  447. #elif defined(CONFIG_8xx_CONS_SCC3)
  448. used_by_uart[CTLR_SCC] = 2;
  449. #elif defined(CONFIG_8xx_CONS_SCC4)
  450. used_by_uart[CTLR_SCC] = 3;
  451. #endif
  452. #if defined(SCC_ENET)
  453. used_by_ether[CTLR_SCC] = SCC_ENET;
  454. #endif
  455. ctlr_proc[CTLR_SMC].init = smc_init;
  456. ctlr_proc[CTLR_SMC].putc = smc_putc;
  457. ctlr_proc[CTLR_SMC].getc = smc_getc;
  458. ctlr_proc[CTLR_SCC].init = scc_init;
  459. ctlr_proc[CTLR_SCC].putc = scc_putc;
  460. ctlr_proc[CTLR_SCC].getc = scc_getc;
  461. for (i = 0; i < CTRL_LIST_SIZE; i++) {
  462. if (test_ctlr (ctlr_list[i][0], ctlr_list[i][1]) != 0) {
  463. res = -1;
  464. }
  465. }
  466. return res;
  467. }
  468. #endif /* CONFIG_POST & CFG_POST_UART */
  469. #endif /* CONFIG_POST */