trats.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559
  1. /*
  2. * Copyright (C) 2011 Samsung Electronics
  3. * Heungjun Kim <riverful.kim@samsung.com>
  4. * Kyungmin Park <kyungmin.park@samsung.com>
  5. * Donghwa Lee <dh09.lee@samsung.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <lcd.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/cpu.h>
  29. #include <asm/arch/gpio.h>
  30. #include <asm/arch/mmc.h>
  31. #include <asm/arch/clock.h>
  32. #include <asm/arch/clk.h>
  33. #include <asm/arch/mipi_dsim.h>
  34. #include <asm/arch/watchdog.h>
  35. #include <asm/arch/power.h>
  36. #include <pmic.h>
  37. #include <usb/s3c_udc.h>
  38. #include <max8997_pmic.h>
  39. #include <libtizen.h>
  40. #include "setup.h"
  41. DECLARE_GLOBAL_DATA_PTR;
  42. unsigned int board_rev;
  43. #ifdef CONFIG_REVISION_TAG
  44. u32 get_board_rev(void)
  45. {
  46. return board_rev;
  47. }
  48. #endif
  49. static void check_hw_revision(void);
  50. static int hwrevision(int rev)
  51. {
  52. return (board_rev & 0xf) == rev;
  53. }
  54. struct s3c_plat_otg_data s5pc210_otg_data;
  55. int board_init(void)
  56. {
  57. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  58. check_hw_revision();
  59. printf("HW Revision:\t0x%x\n", board_rev);
  60. #if defined(CONFIG_PMIC)
  61. pmic_init();
  62. #endif
  63. return 0;
  64. }
  65. void i2c_init_board(void)
  66. {
  67. struct exynos4_gpio_part1 *gpio1 =
  68. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  69. struct exynos4_gpio_part2 *gpio2 =
  70. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  71. /* I2C_5 -> PMIC */
  72. s5p_gpio_direction_output(&gpio1->b, 7, 1);
  73. s5p_gpio_direction_output(&gpio1->b, 6, 1);
  74. /* I2C_9 -> FG */
  75. s5p_gpio_direction_output(&gpio2->y4, 0, 1);
  76. s5p_gpio_direction_output(&gpio2->y4, 1, 1);
  77. }
  78. int dram_init(void)
  79. {
  80. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE) +
  81. get_ram_size((long *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE) +
  82. get_ram_size((long *)PHYS_SDRAM_3, PHYS_SDRAM_3_SIZE) +
  83. get_ram_size((long *)PHYS_SDRAM_4, PHYS_SDRAM_4_SIZE);
  84. return 0;
  85. }
  86. void dram_init_banksize(void)
  87. {
  88. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  89. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  90. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  91. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  92. gd->bd->bi_dram[2].start = PHYS_SDRAM_3;
  93. gd->bd->bi_dram[2].size = PHYS_SDRAM_3_SIZE;
  94. gd->bd->bi_dram[3].start = PHYS_SDRAM_4;
  95. gd->bd->bi_dram[3].size = PHYS_SDRAM_4_SIZE;
  96. }
  97. static unsigned int get_hw_revision(void)
  98. {
  99. struct exynos4_gpio_part1 *gpio =
  100. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  101. int hwrev = 0;
  102. int i;
  103. /* hw_rev[3:0] == GPE1[3:0] */
  104. for (i = 0; i < 4; i++) {
  105. s5p_gpio_cfg_pin(&gpio->e1, i, GPIO_INPUT);
  106. s5p_gpio_set_pull(&gpio->e1, i, GPIO_PULL_NONE);
  107. }
  108. udelay(1);
  109. for (i = 0; i < 4; i++)
  110. hwrev |= (s5p_gpio_get_value(&gpio->e1, i) << i);
  111. debug("hwrev 0x%x\n", hwrev);
  112. return hwrev;
  113. }
  114. static void check_hw_revision(void)
  115. {
  116. int hwrev;
  117. hwrev = get_hw_revision();
  118. board_rev |= hwrev;
  119. }
  120. #ifdef CONFIG_DISPLAY_BOARDINFO
  121. int checkboard(void)
  122. {
  123. puts("Board:\tTRATS\n");
  124. return 0;
  125. }
  126. #endif
  127. #ifdef CONFIG_GENERIC_MMC
  128. int board_mmc_init(bd_t *bis)
  129. {
  130. struct exynos4_gpio_part2 *gpio =
  131. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  132. int i, err;
  133. /* eMMC_EN: SD_0_CDn: GPK0[2] Output High */
  134. s5p_gpio_direction_output(&gpio->k0, 2, 1);
  135. s5p_gpio_set_pull(&gpio->k0, 2, GPIO_PULL_NONE);
  136. /*
  137. * eMMC GPIO:
  138. * SDR 8-bit@48MHz at MMC0
  139. * GPK0[0] SD_0_CLK(2)
  140. * GPK0[1] SD_0_CMD(2)
  141. * GPK0[2] SD_0_CDn -> Not used
  142. * GPK0[3:6] SD_0_DATA[0:3](2)
  143. * GPK1[3:6] SD_0_DATA[0:3](3)
  144. *
  145. * DDR 4-bit@26MHz at MMC4
  146. * GPK0[0] SD_4_CLK(3)
  147. * GPK0[1] SD_4_CMD(3)
  148. * GPK0[2] SD_4_CDn -> Not used
  149. * GPK0[3:6] SD_4_DATA[0:3](3)
  150. * GPK1[3:6] SD_4_DATA[4:7](4)
  151. */
  152. for (i = 0; i < 7; i++) {
  153. if (i == 2)
  154. continue;
  155. /* GPK0[0:6] special function 2 */
  156. s5p_gpio_cfg_pin(&gpio->k0, i, 0x2);
  157. /* GPK0[0:6] pull disable */
  158. s5p_gpio_set_pull(&gpio->k0, i, GPIO_PULL_NONE);
  159. /* GPK0[0:6] drv 4x */
  160. s5p_gpio_set_drv(&gpio->k0, i, GPIO_DRV_4X);
  161. }
  162. for (i = 3; i < 7; i++) {
  163. /* GPK1[3:6] special function 3 */
  164. s5p_gpio_cfg_pin(&gpio->k1, i, 0x3);
  165. /* GPK1[3:6] pull disable */
  166. s5p_gpio_set_pull(&gpio->k1, i, GPIO_PULL_NONE);
  167. /* GPK1[3:6] drv 4x */
  168. s5p_gpio_set_drv(&gpio->k1, i, GPIO_DRV_4X);
  169. }
  170. /*
  171. * MMC device init
  172. * mmc0 : eMMC (8-bit buswidth)
  173. * mmc2 : SD card (4-bit buswidth)
  174. */
  175. err = s5p_mmc_init(0, 8);
  176. /* T-flash detect */
  177. s5p_gpio_cfg_pin(&gpio->x3, 4, 0xf);
  178. s5p_gpio_set_pull(&gpio->x3, 4, GPIO_PULL_UP);
  179. /*
  180. * Check the T-flash detect pin
  181. * GPX3[4] T-flash detect pin
  182. */
  183. if (!s5p_gpio_get_value(&gpio->x3, 4)) {
  184. /*
  185. * SD card GPIO:
  186. * GPK2[0] SD_2_CLK(2)
  187. * GPK2[1] SD_2_CMD(2)
  188. * GPK2[2] SD_2_CDn -> Not used
  189. * GPK2[3:6] SD_2_DATA[0:3](2)
  190. */
  191. for (i = 0; i < 7; i++) {
  192. if (i == 2)
  193. continue;
  194. /* GPK2[0:6] special function 2 */
  195. s5p_gpio_cfg_pin(&gpio->k2, i, 0x2);
  196. /* GPK2[0:6] pull disable */
  197. s5p_gpio_set_pull(&gpio->k2, i, GPIO_PULL_NONE);
  198. /* GPK2[0:6] drv 4x */
  199. s5p_gpio_set_drv(&gpio->k2, i, GPIO_DRV_4X);
  200. }
  201. err = s5p_mmc_init(2, 4);
  202. }
  203. return err;
  204. }
  205. #endif
  206. #ifdef CONFIG_USB_GADGET
  207. static int s5pc210_phy_control(int on)
  208. {
  209. int ret = 0;
  210. u32 val = 0;
  211. struct pmic *p = get_pmic();
  212. if (pmic_probe(p))
  213. return -1;
  214. if (on) {
  215. ret |= pmic_set_output(p, MAX8997_REG_SAFEOUTCTRL,
  216. ENSAFEOUT1, LDO_ON);
  217. ret |= pmic_reg_read(p, MAX8997_REG_LDO3CTRL, &val);
  218. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, EN_LDO | val);
  219. ret |= pmic_reg_read(p, MAX8997_REG_LDO8CTRL, &val);
  220. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, EN_LDO | val);
  221. } else {
  222. ret |= pmic_reg_read(p, MAX8997_REG_LDO8CTRL, &val);
  223. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, DIS_LDO | val);
  224. ret |= pmic_reg_read(p, MAX8997_REG_LDO3CTRL, &val);
  225. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, DIS_LDO | val);
  226. ret |= pmic_set_output(p, MAX8997_REG_SAFEOUTCTRL,
  227. ENSAFEOUT1, LDO_OFF);
  228. }
  229. if (ret) {
  230. puts("MAX8997 LDO setting error!\n");
  231. return -1;
  232. }
  233. return 0;
  234. }
  235. struct s3c_plat_otg_data s5pc210_otg_data = {
  236. .phy_control = s5pc210_phy_control,
  237. .regs_phy = EXYNOS4_USBPHY_BASE,
  238. .regs_otg = EXYNOS4_USBOTG_BASE,
  239. .usb_phy_ctrl = EXYNOS4_USBPHY_CONTROL,
  240. .usb_flags = PHY0_SLEEP,
  241. };
  242. void board_usb_init(void)
  243. {
  244. debug("USB_udc_probe\n");
  245. s3c_udc_probe(&s5pc210_otg_data);
  246. }
  247. #endif
  248. static void pmic_reset(void)
  249. {
  250. struct exynos4_gpio_part2 *gpio =
  251. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  252. s5p_gpio_direction_output(&gpio->x0, 7, 1);
  253. s5p_gpio_set_pull(&gpio->x2, 7, GPIO_PULL_NONE);
  254. }
  255. static void board_clock_init(void)
  256. {
  257. struct exynos4_clock *clk =
  258. (struct exynos4_clock *)samsung_get_base_clock();
  259. writel(CLK_SRC_CPU_VAL, (unsigned int)&clk->src_cpu);
  260. writel(CLK_SRC_TOP0_VAL, (unsigned int)&clk->src_top0);
  261. writel(CLK_SRC_FSYS_VAL, (unsigned int)&clk->src_fsys);
  262. writel(CLK_SRC_PERIL0_VAL, (unsigned int)&clk->src_peril0);
  263. writel(CLK_DIV_CPU0_VAL, (unsigned int)&clk->div_cpu0);
  264. writel(CLK_DIV_CPU1_VAL, (unsigned int)&clk->div_cpu1);
  265. writel(CLK_DIV_DMC0_VAL, (unsigned int)&clk->div_dmc0);
  266. writel(CLK_DIV_DMC1_VAL, (unsigned int)&clk->div_dmc1);
  267. writel(CLK_DIV_LEFTBUS_VAL, (unsigned int)&clk->div_leftbus);
  268. writel(CLK_DIV_RIGHTBUS_VAL, (unsigned int)&clk->div_rightbus);
  269. writel(CLK_DIV_TOP_VAL, (unsigned int)&clk->div_top);
  270. writel(CLK_DIV_FSYS1_VAL, (unsigned int)&clk->div_fsys1);
  271. writel(CLK_DIV_FSYS2_VAL, (unsigned int)&clk->div_fsys2);
  272. writel(CLK_DIV_FSYS3_VAL, (unsigned int)&clk->div_fsys3);
  273. writel(CLK_DIV_PERIL0_VAL, (unsigned int)&clk->div_peril0);
  274. writel(CLK_DIV_PERIL3_VAL, (unsigned int)&clk->div_peril3);
  275. writel(PLL_LOCKTIME, (unsigned int)&clk->apll_lock);
  276. writel(PLL_LOCKTIME, (unsigned int)&clk->mpll_lock);
  277. writel(PLL_LOCKTIME, (unsigned int)&clk->epll_lock);
  278. writel(PLL_LOCKTIME, (unsigned int)&clk->vpll_lock);
  279. writel(APLL_CON1_VAL, (unsigned int)&clk->apll_con1);
  280. writel(APLL_CON0_VAL, (unsigned int)&clk->apll_con0);
  281. writel(MPLL_CON1_VAL, (unsigned int)&clk->mpll_con1);
  282. writel(MPLL_CON0_VAL, (unsigned int)&clk->mpll_con0);
  283. writel(EPLL_CON1_VAL, (unsigned int)&clk->epll_con1);
  284. writel(EPLL_CON0_VAL, (unsigned int)&clk->epll_con0);
  285. writel(VPLL_CON1_VAL, (unsigned int)&clk->vpll_con1);
  286. writel(VPLL_CON0_VAL, (unsigned int)&clk->vpll_con0);
  287. writel(CLK_GATE_IP_CAM_VAL, (unsigned int)&clk->gate_ip_cam);
  288. writel(CLK_GATE_IP_VP_VAL, (unsigned int)&clk->gate_ip_tv);
  289. writel(CLK_GATE_IP_MFC_VAL, (unsigned int)&clk->gate_ip_mfc);
  290. writel(CLK_GATE_IP_G3D_VAL, (unsigned int)&clk->gate_ip_g3d);
  291. writel(CLK_GATE_IP_IMAGE_VAL, (unsigned int)&clk->gate_ip_image);
  292. writel(CLK_GATE_IP_LCD0_VAL, (unsigned int)&clk->gate_ip_lcd0);
  293. writel(CLK_GATE_IP_LCD1_VAL, (unsigned int)&clk->gate_ip_lcd1);
  294. writel(CLK_GATE_IP_FSYS_VAL, (unsigned int)&clk->gate_ip_fsys);
  295. writel(CLK_GATE_IP_GPS_VAL, (unsigned int)&clk->gate_ip_gps);
  296. writel(CLK_GATE_IP_PERIL_VAL, (unsigned int)&clk->gate_ip_peril);
  297. writel(CLK_GATE_IP_PERIR_VAL, (unsigned int)&clk->gate_ip_perir);
  298. writel(CLK_GATE_BLOCK_VAL, (unsigned int)&clk->gate_block);
  299. }
  300. static void board_power_init(void)
  301. {
  302. struct exynos4_power *pwr =
  303. (struct exynos4_power *)samsung_get_base_power();
  304. /* PS HOLD */
  305. writel(EXYNOS4_PS_HOLD_CON_VAL, (unsigned int)&pwr->ps_hold_control);
  306. /* Set power down */
  307. writel(0, (unsigned int)&pwr->cam_configuration);
  308. writel(0, (unsigned int)&pwr->tv_configuration);
  309. writel(0, (unsigned int)&pwr->mfc_configuration);
  310. writel(0, (unsigned int)&pwr->g3d_configuration);
  311. writel(0, (unsigned int)&pwr->lcd1_configuration);
  312. writel(0, (unsigned int)&pwr->gps_configuration);
  313. writel(0, (unsigned int)&pwr->gps_alive_configuration);
  314. }
  315. static void board_uart_init(void)
  316. {
  317. struct exynos4_gpio_part1 *gpio1 =
  318. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  319. struct exynos4_gpio_part2 *gpio2 =
  320. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  321. int i;
  322. /*
  323. * UART2 GPIOs
  324. * GPA1CON[0] = UART_2_RXD(2)
  325. * GPA1CON[1] = UART_2_TXD(2)
  326. * GPA1CON[2] = I2C_3_SDA (3)
  327. * GPA1CON[3] = I2C_3_SCL (3)
  328. */
  329. for (i = 0; i < 4; i++) {
  330. s5p_gpio_set_pull(&gpio1->a1, i, GPIO_PULL_NONE);
  331. s5p_gpio_cfg_pin(&gpio1->a1, i, GPIO_FUNC((i > 1) ? 0x3 : 0x2));
  332. }
  333. /* UART_SEL GPY4[7] (part2) at EXYNOS4 */
  334. s5p_gpio_set_pull(&gpio2->y4, 7, GPIO_PULL_UP);
  335. s5p_gpio_direction_output(&gpio2->y4, 7, 1);
  336. }
  337. int board_early_init_f(void)
  338. {
  339. wdt_stop();
  340. pmic_reset();
  341. board_clock_init();
  342. board_uart_init();
  343. board_power_init();
  344. return 0;
  345. }
  346. static void lcd_reset(void)
  347. {
  348. struct exynos4_gpio_part2 *gpio2 =
  349. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  350. s5p_gpio_direction_output(&gpio2->y4, 5, 1);
  351. udelay(10000);
  352. s5p_gpio_direction_output(&gpio2->y4, 5, 0);
  353. udelay(10000);
  354. s5p_gpio_direction_output(&gpio2->y4, 5, 1);
  355. }
  356. static int lcd_power(void)
  357. {
  358. int ret = 0;
  359. struct pmic *p = get_pmic();
  360. if (pmic_probe(p))
  361. return 0;
  362. /* LDO15 voltage: 2.2v */
  363. ret |= pmic_reg_write(p, MAX8997_REG_LDO15CTRL, 0x1c | EN_LDO);
  364. /* LDO13 voltage: 3.0v */
  365. ret |= pmic_reg_write(p, MAX8997_REG_LDO13CTRL, 0x2c | EN_LDO);
  366. if (ret) {
  367. puts("MAX8997 LDO setting error!\n");
  368. return -1;
  369. }
  370. return 0;
  371. }
  372. static struct mipi_dsim_config dsim_config = {
  373. .e_interface = DSIM_VIDEO,
  374. .e_virtual_ch = DSIM_VIRTUAL_CH_0,
  375. .e_pixel_format = DSIM_24BPP_888,
  376. .e_burst_mode = DSIM_BURST_SYNC_EVENT,
  377. .e_no_data_lane = DSIM_DATA_LANE_4,
  378. .e_byte_clk = DSIM_PLL_OUT_DIV8,
  379. .hfp = 1,
  380. .p = 3,
  381. .m = 120,
  382. .s = 1,
  383. /* D-PHY PLL stable time spec :min = 200usec ~ max 400usec */
  384. .pll_stable_time = 500,
  385. /* escape clk : 10MHz */
  386. .esc_clk = 20 * 1000000,
  387. /* stop state holding counter after bta change count 0 ~ 0xfff */
  388. .stop_holding_cnt = 0x7ff,
  389. /* bta timeout 0 ~ 0xff */
  390. .bta_timeout = 0xff,
  391. /* lp rx timeout 0 ~ 0xffff */
  392. .rx_timeout = 0xffff,
  393. };
  394. static struct exynos_platform_mipi_dsim s6e8ax0_platform_data = {
  395. .lcd_panel_info = NULL,
  396. .dsim_config = &dsim_config,
  397. };
  398. static struct mipi_dsim_lcd_device mipi_lcd_device = {
  399. .name = "s6e8ax0",
  400. .id = -1,
  401. .bus_id = 0,
  402. .platform_data = (void *)&s6e8ax0_platform_data,
  403. };
  404. static int mipi_power(void)
  405. {
  406. int ret = 0;
  407. struct pmic *p = get_pmic();
  408. if (pmic_probe(p))
  409. return 0;
  410. /* LDO3 voltage: 1.1v */
  411. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, 0x6 | EN_LDO);
  412. /* LDO4 voltage: 1.8v */
  413. ret |= pmic_reg_write(p, MAX8997_REG_LDO4CTRL, 0x14 | EN_LDO);
  414. if (ret) {
  415. puts("MAX8997 LDO setting error!\n");
  416. return -1;
  417. }
  418. return 0;
  419. }
  420. vidinfo_t panel_info = {
  421. .vl_freq = 60,
  422. .vl_col = 720,
  423. .vl_row = 1280,
  424. .vl_width = 720,
  425. .vl_height = 1280,
  426. .vl_clkp = CONFIG_SYS_HIGH,
  427. .vl_hsp = CONFIG_SYS_LOW,
  428. .vl_vsp = CONFIG_SYS_LOW,
  429. .vl_dp = CONFIG_SYS_LOW,
  430. .vl_bpix = 5, /* Bits per pixel, 2^5 = 32 */
  431. /* s6e8ax0 Panel infomation */
  432. .vl_hspw = 5,
  433. .vl_hbpd = 10,
  434. .vl_hfpd = 10,
  435. .vl_vspw = 2,
  436. .vl_vbpd = 1,
  437. .vl_vfpd = 13,
  438. .vl_cmd_allow_len = 0xf,
  439. .win_id = 3,
  440. .cfg_gpio = NULL,
  441. .backlight_on = NULL,
  442. .lcd_power_on = NULL, /* lcd_power_on in mipi dsi driver */
  443. .reset_lcd = lcd_reset,
  444. .dual_lcd_enabled = 0,
  445. .init_delay = 0,
  446. .power_on_delay = 0,
  447. .reset_delay = 0,
  448. .interface_mode = FIMD_RGB_INTERFACE,
  449. .mipi_enabled = 1,
  450. };
  451. void init_panel_info(vidinfo_t *vid)
  452. {
  453. vid->logo_on = 1,
  454. vid->resolution = HD_RESOLUTION,
  455. vid->rgb_mode = MODE_RGB_P,
  456. #ifdef CONFIG_TIZEN
  457. get_tizen_logo_info(vid);
  458. #endif
  459. if (hwrevision(2))
  460. mipi_lcd_device.reverse_panel = 1;
  461. strcpy(s6e8ax0_platform_data.lcd_panel_name, mipi_lcd_device.name);
  462. s6e8ax0_platform_data.lcd_power = lcd_power;
  463. s6e8ax0_platform_data.mipi_power = mipi_power;
  464. s6e8ax0_platform_data.phy_enable = set_mipi_phy_ctrl;
  465. s6e8ax0_platform_data.lcd_panel_info = (void *)vid;
  466. exynos_mipi_dsi_register_lcd_device(&mipi_lcd_device);
  467. s6e8ax0_init();
  468. exynos_set_dsim_platform_data(&s6e8ax0_platform_data);
  469. setenv("lcdinfo", "lcd=s6e8ax0");
  470. }