mx53ard.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. /*
  2. * (C) Copyright 2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/arch/imx-regs.h>
  25. #include <asm/arch/mx5x_pins.h>
  26. #include <asm/arch/sys_proto.h>
  27. #include <asm/arch/crm_regs.h>
  28. #include <asm/arch/clock.h>
  29. #include <asm/arch/iomux.h>
  30. #include <asm/errno.h>
  31. #include <netdev.h>
  32. #include <mmc.h>
  33. #include <fsl_esdhc.h>
  34. #include <asm/gpio.h>
  35. #define ETHERNET_INT IMX_GPIO_NR(2, 31)
  36. DECLARE_GLOBAL_DATA_PTR;
  37. int dram_init(void)
  38. {
  39. u32 size1, size2;
  40. size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
  41. size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  42. gd->ram_size = size1 + size2;
  43. return 0;
  44. }
  45. void dram_init_banksize(void)
  46. {
  47. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  48. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  49. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  50. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  51. }
  52. #ifdef CONFIG_NAND_MXC
  53. static void setup_iomux_nand(void)
  54. {
  55. u32 i, reg;
  56. reg = __raw_readl(M4IF_BASE_ADDR + 0xc);
  57. reg &= ~M4IF_GENP_WEIM_MM_MASK;
  58. __raw_writel(reg, M4IF_BASE_ADDR + 0xc);
  59. for (i = 0x4; i < 0x94; i += 0x18) {
  60. reg = __raw_readl(WEIM_BASE_ADDR + i);
  61. reg &= ~WEIM_GCR2_MUX16_BYP_GRANT_MASK;
  62. __raw_writel(reg, WEIM_BASE_ADDR + i);
  63. }
  64. mxc_request_iomux(MX53_PIN_NANDF_CS0, IOMUX_CONFIG_ALT0);
  65. mxc_iomux_set_pad(MX53_PIN_NANDF_CS0, PAD_CTL_DRV_HIGH);
  66. mxc_request_iomux(MX53_PIN_NANDF_CS1, IOMUX_CONFIG_ALT0);
  67. mxc_iomux_set_pad(MX53_PIN_NANDF_CS1, PAD_CTL_DRV_HIGH);
  68. mxc_request_iomux(MX53_PIN_NANDF_RB0, IOMUX_CONFIG_ALT0);
  69. mxc_iomux_set_pad(MX53_PIN_NANDF_RB0, PAD_CTL_PKE_ENABLE |
  70. PAD_CTL_PUE_PULL | PAD_CTL_100K_PU);
  71. mxc_request_iomux(MX53_PIN_NANDF_CLE, IOMUX_CONFIG_ALT0);
  72. mxc_iomux_set_pad(MX53_PIN_NANDF_CLE, PAD_CTL_DRV_HIGH);
  73. mxc_request_iomux(MX53_PIN_NANDF_ALE, IOMUX_CONFIG_ALT0);
  74. mxc_iomux_set_pad(MX53_PIN_NANDF_ALE, PAD_CTL_DRV_HIGH);
  75. mxc_request_iomux(MX53_PIN_NANDF_WP_B, IOMUX_CONFIG_ALT0);
  76. mxc_iomux_set_pad(MX53_PIN_NANDF_WP_B, PAD_CTL_PKE_ENABLE |
  77. PAD_CTL_PUE_PULL | PAD_CTL_100K_PU);
  78. mxc_request_iomux(MX53_PIN_NANDF_RE_B, IOMUX_CONFIG_ALT0);
  79. mxc_iomux_set_pad(MX53_PIN_NANDF_RE_B, PAD_CTL_DRV_HIGH);
  80. mxc_request_iomux(MX53_PIN_NANDF_WE_B, IOMUX_CONFIG_ALT0);
  81. mxc_iomux_set_pad(MX53_PIN_NANDF_WE_B, PAD_CTL_DRV_HIGH);
  82. mxc_request_iomux(MX53_PIN_EIM_DA0, IOMUX_CONFIG_ALT0);
  83. mxc_iomux_set_pad(MX53_PIN_EIM_DA0, PAD_CTL_PKE_ENABLE |
  84. PAD_CTL_100K_PU | PAD_CTL_DRV_HIGH);
  85. mxc_request_iomux(MX53_PIN_EIM_DA1, IOMUX_CONFIG_ALT0);
  86. mxc_iomux_set_pad(MX53_PIN_EIM_DA1, PAD_CTL_PKE_ENABLE |
  87. PAD_CTL_100K_PU | PAD_CTL_DRV_HIGH);
  88. mxc_request_iomux(MX53_PIN_EIM_DA2, IOMUX_CONFIG_ALT0);
  89. mxc_iomux_set_pad(MX53_PIN_EIM_DA2, PAD_CTL_PKE_ENABLE |
  90. PAD_CTL_100K_PU | PAD_CTL_DRV_HIGH);
  91. mxc_request_iomux(MX53_PIN_EIM_DA3, IOMUX_CONFIG_ALT0);
  92. mxc_iomux_set_pad(MX53_PIN_EIM_DA3, PAD_CTL_PKE_ENABLE |
  93. PAD_CTL_100K_PU | PAD_CTL_DRV_HIGH);
  94. mxc_request_iomux(MX53_PIN_EIM_DA4, IOMUX_CONFIG_ALT0);
  95. mxc_iomux_set_pad(MX53_PIN_EIM_DA4, PAD_CTL_PKE_ENABLE |
  96. PAD_CTL_100K_PU | PAD_CTL_DRV_HIGH);
  97. mxc_request_iomux(MX53_PIN_EIM_DA5, IOMUX_CONFIG_ALT0);
  98. mxc_iomux_set_pad(MX53_PIN_EIM_DA5, PAD_CTL_PKE_ENABLE |
  99. PAD_CTL_100K_PU | PAD_CTL_DRV_HIGH);
  100. mxc_request_iomux(MX53_PIN_EIM_DA6, IOMUX_CONFIG_ALT0);
  101. mxc_iomux_set_pad(MX53_PIN_EIM_DA6, PAD_CTL_PKE_ENABLE |
  102. PAD_CTL_100K_PU | PAD_CTL_DRV_HIGH);
  103. mxc_request_iomux(MX53_PIN_EIM_DA7, IOMUX_CONFIG_ALT0);
  104. mxc_iomux_set_pad(MX53_PIN_EIM_DA7, PAD_CTL_PKE_ENABLE |
  105. PAD_CTL_100K_PU | PAD_CTL_DRV_HIGH);
  106. }
  107. #else
  108. static void setup_iomux_nand(void)
  109. {
  110. }
  111. #endif
  112. static void setup_iomux_uart(void)
  113. {
  114. /* UART1 RXD */
  115. mxc_request_iomux(MX53_PIN_ATA_DMACK, IOMUX_CONFIG_ALT3);
  116. mxc_iomux_set_pad(MX53_PIN_ATA_DMACK,
  117. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  118. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  119. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  120. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  121. mxc_iomux_set_input(MX53_UART1_IPP_UART_RXD_MUX_SELECT_INPUT, 0x3);
  122. /* UART1 TXD */
  123. mxc_request_iomux(MX53_PIN_ATA_DIOW, IOMUX_CONFIG_ALT3);
  124. mxc_iomux_set_pad(MX53_PIN_ATA_DIOW,
  125. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  126. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  127. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  128. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  129. }
  130. #ifdef CONFIG_FSL_ESDHC
  131. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  132. {MMC_SDHC1_BASE_ADDR},
  133. {MMC_SDHC2_BASE_ADDR},
  134. };
  135. int board_mmc_getcd(struct mmc *mmc)
  136. {
  137. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  138. int ret;
  139. mxc_request_iomux(MX53_PIN_GPIO_1, IOMUX_CONFIG_ALT1);
  140. gpio_direction_input(IMX_GPIO_NR(1, 1));
  141. mxc_request_iomux(MX53_PIN_GPIO_4, IOMUX_CONFIG_ALT1);
  142. gpio_direction_input(IMX_GPIO_NR(1, 4));
  143. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  144. ret = !gpio_get_value(IMX_GPIO_NR(1, 1));
  145. else
  146. ret = !gpio_get_value(IMX_GPIO_NR(1, 4));
  147. return ret;
  148. }
  149. int board_mmc_init(bd_t *bis)
  150. {
  151. u32 index;
  152. s32 status = 0;
  153. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  154. esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  155. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
  156. switch (index) {
  157. case 0:
  158. mxc_request_iomux(MX53_PIN_SD1_CMD, IOMUX_CONFIG_ALT0);
  159. mxc_request_iomux(MX53_PIN_SD1_CLK, IOMUX_CONFIG_ALT0);
  160. mxc_request_iomux(MX53_PIN_SD1_DATA0,
  161. IOMUX_CONFIG_ALT0);
  162. mxc_request_iomux(MX53_PIN_SD1_DATA1,
  163. IOMUX_CONFIG_ALT0);
  164. mxc_request_iomux(MX53_PIN_SD1_DATA2,
  165. IOMUX_CONFIG_ALT0);
  166. mxc_request_iomux(MX53_PIN_SD1_DATA3,
  167. IOMUX_CONFIG_ALT0);
  168. mxc_iomux_set_pad(MX53_PIN_SD1_CMD, 0x1E4);
  169. mxc_iomux_set_pad(MX53_PIN_SD1_CLK, 0xD4);
  170. mxc_iomux_set_pad(MX53_PIN_SD1_DATA0, 0x1D4);
  171. mxc_iomux_set_pad(MX53_PIN_SD1_DATA1, 0x1D4);
  172. mxc_iomux_set_pad(MX53_PIN_SD1_DATA2, 0x1D4);
  173. mxc_iomux_set_pad(MX53_PIN_SD1_DATA3, 0x1D4);
  174. break;
  175. case 1:
  176. mxc_request_iomux(MX53_PIN_SD2_CMD,
  177. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  178. mxc_request_iomux(MX53_PIN_SD2_CLK,
  179. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  180. mxc_request_iomux(MX53_PIN_SD2_DATA0,
  181. IOMUX_CONFIG_ALT0);
  182. mxc_request_iomux(MX53_PIN_SD2_DATA1,
  183. IOMUX_CONFIG_ALT0);
  184. mxc_request_iomux(MX53_PIN_SD2_DATA2,
  185. IOMUX_CONFIG_ALT0);
  186. mxc_request_iomux(MX53_PIN_SD2_DATA3,
  187. IOMUX_CONFIG_ALT0);
  188. mxc_request_iomux(MX53_PIN_ATA_DATA12,
  189. IOMUX_CONFIG_ALT2);
  190. mxc_request_iomux(MX53_PIN_ATA_DATA13,
  191. IOMUX_CONFIG_ALT2);
  192. mxc_request_iomux(MX53_PIN_ATA_DATA14,
  193. IOMUX_CONFIG_ALT2);
  194. mxc_request_iomux(MX53_PIN_ATA_DATA15,
  195. IOMUX_CONFIG_ALT2);
  196. mxc_iomux_set_pad(MX53_PIN_SD2_CMD, 0x1E4);
  197. mxc_iomux_set_pad(MX53_PIN_SD2_CLK, 0xD4);
  198. mxc_iomux_set_pad(MX53_PIN_SD2_DATA0, 0x1D4);
  199. mxc_iomux_set_pad(MX53_PIN_SD2_DATA1, 0x1D4);
  200. mxc_iomux_set_pad(MX53_PIN_SD2_DATA2, 0x1D4);
  201. mxc_iomux_set_pad(MX53_PIN_SD2_DATA3, 0x1D4);
  202. mxc_iomux_set_pad(MX53_PIN_ATA_DATA12, 0x1D4);
  203. mxc_iomux_set_pad(MX53_PIN_ATA_DATA13, 0x1D4);
  204. mxc_iomux_set_pad(MX53_PIN_ATA_DATA14, 0x1D4);
  205. mxc_iomux_set_pad(MX53_PIN_ATA_DATA15, 0x1D4);
  206. break;
  207. default:
  208. printf("Warning: you configured more ESDHC controller"
  209. "(%d) as supported by the board(2)\n",
  210. CONFIG_SYS_FSL_ESDHC_NUM);
  211. return status;
  212. }
  213. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  214. }
  215. return status;
  216. }
  217. #endif
  218. static void weim_smc911x_iomux(void)
  219. {
  220. /* ETHERNET_INT as GPIO2_31 */
  221. mxc_request_iomux(MX53_PIN_EIM_EB3, IOMUX_CONFIG_ALT1);
  222. gpio_direction_input(ETHERNET_INT);
  223. /* Data bus */
  224. mxc_request_iomux(MX53_PIN_EIM_D16, IOMUX_CONFIG_ALT0);
  225. mxc_iomux_set_pad(MX53_PIN_EIM_D16, 0xA4);
  226. mxc_request_iomux(MX53_PIN_EIM_D17, IOMUX_CONFIG_ALT0);
  227. mxc_iomux_set_pad(MX53_PIN_EIM_D17, 0xA4);
  228. mxc_request_iomux(MX53_PIN_EIM_D18, IOMUX_CONFIG_ALT0);
  229. mxc_iomux_set_pad(MX53_PIN_EIM_D18, 0xA4);
  230. mxc_request_iomux(MX53_PIN_EIM_D19, IOMUX_CONFIG_ALT0);
  231. mxc_iomux_set_pad(MX53_PIN_EIM_D19, 0xA4);
  232. mxc_request_iomux(MX53_PIN_EIM_D20, IOMUX_CONFIG_ALT0);
  233. mxc_iomux_set_pad(MX53_PIN_EIM_D20, 0xA4);
  234. mxc_request_iomux(MX53_PIN_EIM_D21, IOMUX_CONFIG_ALT0);
  235. mxc_iomux_set_pad(MX53_PIN_EIM_D21, 0xA4);
  236. mxc_request_iomux(MX53_PIN_EIM_D22, IOMUX_CONFIG_ALT0);
  237. mxc_iomux_set_pad(MX53_PIN_EIM_D22, 0xA4);
  238. mxc_request_iomux(MX53_PIN_EIM_D23, IOMUX_CONFIG_ALT0);
  239. mxc_iomux_set_pad(MX53_PIN_EIM_D23, 0xA4);
  240. mxc_request_iomux(MX53_PIN_EIM_D24, IOMUX_CONFIG_ALT0);
  241. mxc_iomux_set_pad(MX53_PIN_EIM_D24, 0xA4);
  242. mxc_request_iomux(MX53_PIN_EIM_D25, IOMUX_CONFIG_ALT0);
  243. mxc_iomux_set_pad(MX53_PIN_EIM_D25, 0xA4);
  244. mxc_request_iomux(MX53_PIN_EIM_D26, IOMUX_CONFIG_ALT0);
  245. mxc_iomux_set_pad(MX53_PIN_EIM_D26, 0xA4);
  246. mxc_request_iomux(MX53_PIN_EIM_D27, IOMUX_CONFIG_ALT0);
  247. mxc_iomux_set_pad(MX53_PIN_EIM_D27, 0xA4);
  248. mxc_request_iomux(MX53_PIN_EIM_D28, IOMUX_CONFIG_ALT0);
  249. mxc_iomux_set_pad(MX53_PIN_EIM_D28, 0xA4);
  250. mxc_request_iomux(MX53_PIN_EIM_D29, IOMUX_CONFIG_ALT0);
  251. mxc_iomux_set_pad(MX53_PIN_EIM_D29, 0xA4);
  252. mxc_request_iomux(MX53_PIN_EIM_D30, IOMUX_CONFIG_ALT0);
  253. mxc_iomux_set_pad(MX53_PIN_EIM_D30, 0xA4);
  254. mxc_request_iomux(MX53_PIN_EIM_D31, IOMUX_CONFIG_ALT0);
  255. mxc_iomux_set_pad(MX53_PIN_EIM_D31, 0xA4);
  256. /* Address lines */
  257. mxc_request_iomux(MX53_PIN_EIM_DA0, IOMUX_CONFIG_ALT0);
  258. mxc_iomux_set_pad(MX53_PIN_EIM_DA0, 0xA4);
  259. mxc_request_iomux(MX53_PIN_EIM_DA1, IOMUX_CONFIG_ALT0);
  260. mxc_iomux_set_pad(MX53_PIN_EIM_DA1, 0xA4);
  261. mxc_request_iomux(MX53_PIN_EIM_DA2, IOMUX_CONFIG_ALT0);
  262. mxc_iomux_set_pad(MX53_PIN_EIM_DA2, 0xA4);
  263. mxc_request_iomux(MX53_PIN_EIM_DA3, IOMUX_CONFIG_ALT0);
  264. mxc_iomux_set_pad(MX53_PIN_EIM_DA3, 0xA4);
  265. mxc_request_iomux(MX53_PIN_EIM_DA4, IOMUX_CONFIG_ALT0);
  266. mxc_iomux_set_pad(MX53_PIN_EIM_DA4, 0xA4);
  267. mxc_request_iomux(MX53_PIN_EIM_DA5, IOMUX_CONFIG_ALT0);
  268. mxc_iomux_set_pad(MX53_PIN_EIM_DA5, 0xA4);
  269. mxc_request_iomux(MX53_PIN_EIM_DA6, IOMUX_CONFIG_ALT0);
  270. mxc_iomux_set_pad(MX53_PIN_EIM_DA6, 0xA4);
  271. /* other EIM signals for ethernet */
  272. mxc_request_iomux(MX53_PIN_EIM_OE, IOMUX_CONFIG_ALT0);
  273. mxc_request_iomux(MX53_PIN_EIM_RW, IOMUX_CONFIG_ALT0);
  274. mxc_request_iomux(MX53_PIN_EIM_CS1, IOMUX_CONFIG_ALT0);
  275. }
  276. static void weim_cs1_settings(void)
  277. {
  278. struct weim *weim_regs = (struct weim *)WEIM_BASE_ADDR;
  279. writel(MX53ARD_CS1GCR1, &weim_regs->cs1gcr1);
  280. writel(0x0, &weim_regs->cs1gcr2);
  281. writel(MX53ARD_CS1RCR1, &weim_regs->cs1rcr1);
  282. writel(MX53ARD_CS1RCR2, &weim_regs->cs1rcr2);
  283. writel(MX53ARD_CS1WCR1, &weim_regs->cs1wcr1);
  284. writel(0x0, &weim_regs->cs1wcr2);
  285. writel(0x0, &weim_regs->wcr);
  286. set_chipselect_size(CS0_64M_CS1_64M);
  287. }
  288. int board_early_init_f(void)
  289. {
  290. setup_iomux_nand();
  291. setup_iomux_uart();
  292. return 0;
  293. }
  294. int board_init(void)
  295. {
  296. /* address of boot parameters */
  297. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  298. return 0;
  299. }
  300. int board_eth_init(bd_t *bis)
  301. {
  302. int rc = -ENODEV;
  303. weim_smc911x_iomux();
  304. weim_cs1_settings();
  305. #ifdef CONFIG_SMC911X
  306. rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
  307. #endif
  308. return rc;
  309. }
  310. int checkboard(void)
  311. {
  312. puts("Board: MX53ARD\n");
  313. return 0;
  314. }