MPC8360EMDS.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #ifndef __CONFIG_H
  22. #define __CONFIG_H
  23. /*
  24. * High Level Configuration Options
  25. */
  26. #define CONFIG_E300 1 /* E300 family */
  27. #define CONFIG_QE 1 /* Has QE */
  28. #define CONFIG_MPC83xx 1 /* MPC83xx family */
  29. #define CONFIG_MPC8360 1 /* MPC8360 CPU specific */
  30. #define CONFIG_MPC8360EMDS 1 /* MPC8360EMDS board specific */
  31. #undef CONFIG_PQ_MDS_PIB /* POWERQUICC MDS Platform IO Board */
  32. #undef CONFIG_PQ_MDS_PIB_ATM /* QOC3 ATM card */
  33. /*
  34. * System Clock Setup
  35. */
  36. #ifdef CONFIG_PCISLAVE
  37. #define CONFIG_83XX_PCICLK 66000000 /* in HZ */
  38. #else
  39. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  40. #endif
  41. #ifndef CONFIG_SYS_CLK_FREQ
  42. #define CONFIG_SYS_CLK_FREQ 66000000
  43. #endif
  44. /*
  45. * Hardware Reset Configuration Word
  46. */
  47. #define CONFIG_SYS_HRCW_LOW (\
  48. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  49. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  50. HRCWL_CSB_TO_CLKIN_4X1 |\
  51. HRCWL_VCO_1X2 |\
  52. HRCWL_CE_PLL_VCO_DIV_4 |\
  53. HRCWL_CE_PLL_DIV_1X1 |\
  54. HRCWL_CE_TO_PLL_1X6 |\
  55. HRCWL_CORE_TO_CSB_2X1)
  56. #ifdef CONFIG_PCISLAVE
  57. #define CONFIG_SYS_HRCW_HIGH (\
  58. HRCWH_PCI_AGENT |\
  59. HRCWH_PCI1_ARBITER_DISABLE |\
  60. HRCWH_PCICKDRV_DISABLE |\
  61. HRCWH_CORE_ENABLE |\
  62. HRCWH_FROM_0XFFF00100 |\
  63. HRCWH_BOOTSEQ_DISABLE |\
  64. HRCWH_SW_WATCHDOG_DISABLE |\
  65. HRCWH_ROM_LOC_LOCAL_16BIT)
  66. #else
  67. #define CONFIG_SYS_HRCW_HIGH (\
  68. HRCWH_PCI_HOST |\
  69. HRCWH_PCI1_ARBITER_ENABLE |\
  70. HRCWH_PCICKDRV_ENABLE |\
  71. HRCWH_CORE_ENABLE |\
  72. HRCWH_FROM_0X00000100 |\
  73. HRCWH_BOOTSEQ_DISABLE |\
  74. HRCWH_SW_WATCHDOG_DISABLE |\
  75. HRCWH_ROM_LOC_LOCAL_16BIT)
  76. #endif
  77. /*
  78. * System IO Config
  79. */
  80. #define CONFIG_SYS_SICRH 0x00000000
  81. #define CONFIG_SYS_SICRL 0x40000000
  82. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  83. #define CONFIG_BOARD_EARLY_INIT_R
  84. /*
  85. * IMMR new address
  86. */
  87. #define CONFIG_SYS_IMMR 0xE0000000
  88. /*
  89. * DDR Setup
  90. */
  91. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
  92. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  93. #define CONFIG_SYS_SDRAM_BASE2 (CONFIG_SYS_SDRAM_BASE + 0x10000000) /* + 256M */
  94. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  95. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
  96. DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
  97. #define CONFIG_SYS_83XX_DDR_USES_CS0
  98. #define CONFIG_DDR_ECC /* support DDR ECC function */
  99. #define CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
  100. /*
  101. * DDRCDR - DDR Control Driver Register
  102. */
  103. #define CONFIG_SYS_DDRCDR_VALUE 0x80080001
  104. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  105. #if defined(CONFIG_SPD_EEPROM)
  106. /*
  107. * Determine DDR configuration from I2C interface.
  108. */
  109. #define SPD_EEPROM_ADDRESS 0x52 /* DDR SODIMM */
  110. #else
  111. /*
  112. * Manually set up DDR parameters
  113. */
  114. #define CONFIG_SYS_DDR_SIZE 256 /* MB */
  115. #if defined(CONFIG_DDR_II)
  116. #define CONFIG_SYS_DDRCDR 0x80080001
  117. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
  118. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80330102
  119. #define CONFIG_SYS_DDR_TIMING_0 0x00220802
  120. #define CONFIG_SYS_DDR_TIMING_1 0x38357322
  121. #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
  122. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  123. #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
  124. #define CONFIG_SYS_DDR_MODE 0x47d00432
  125. #define CONFIG_SYS_DDR_MODE2 0x8000c000
  126. #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
  127. #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
  128. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
  129. #else
  130. #define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_9)
  131. #define CONFIG_SYS_DDR_TIMING_1 0x37344321 /* tCL-tRCD-tRP-tRAS=2.5-3-3-7 */
  132. #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* may need tuning */
  133. #define CONFIG_SYS_DDR_CONTROL 0x42008000 /* Self refresh,2T timing */
  134. #define CONFIG_SYS_DDR_MODE 0x20000162 /* DLL,normal,seq,4/2.5 */
  135. #define CONFIG_SYS_DDR_INTERVAL 0x045b0100 /* page mode */
  136. #endif
  137. #endif
  138. /*
  139. * Memory test
  140. */
  141. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  142. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
  143. #define CONFIG_SYS_MEMTEST_END 0x00100000
  144. /*
  145. * The reserved memory
  146. */
  147. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  148. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  149. #define CONFIG_SYS_RAMBOOT
  150. #else
  151. #undef CONFIG_SYS_RAMBOOT
  152. #endif
  153. /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
  154. #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
  155. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  156. /*
  157. * Initial RAM Base Address Setup
  158. */
  159. #define CONFIG_SYS_INIT_RAM_LOCK 1
  160. #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  161. #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM */
  162. #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  163. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  164. /*
  165. * Local Bus Configuration & Clock Setup
  166. */
  167. #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
  168. #define CONFIG_SYS_LBC_LBCR 0x00000000
  169. /*
  170. * FLASH on the Local Bus
  171. */
  172. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  173. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  174. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
  175. #define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
  176. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  177. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  178. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */
  179. #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
  180. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* Flash Base address */ \
  181. (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
  182. BR_V) /* valid */
  183. #define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
  184. OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \
  185. OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
  186. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  187. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
  188. #undef CONFIG_SYS_FLASH_CHECKSUM
  189. /*
  190. * BCSR on the Local Bus
  191. */
  192. #define CONFIG_SYS_BCSR 0xF8000000
  193. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR /* Access window base at BCSR base */
  194. #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000F /* Access window size 64K */
  195. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR|0x00000801) /* Port size=8bit, MSEL=GPCM */
  196. #define CONFIG_SYS_OR1_PRELIM 0xFFFFE9f7 /* length 32K */
  197. /*
  198. * SDRAM on the Local Bus
  199. */
  200. #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */
  201. #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  202. #define CONFIG_SYS_LB_SDRAM /* if board has SRDAM on local bus */
  203. #ifdef CONFIG_SYS_LB_SDRAM
  204. #define CONFIG_SYS_LBLAWBAR2 0
  205. #define CONFIG_SYS_LBLAWAR2 0x80000019 /* 64MB */
  206. /*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
  207. /*
  208. * Base Register 2 and Option Register 2 configure SDRAM.
  209. *
  210. * For BR2, need:
  211. * Base address = BR[0:16] = dynamic
  212. * port size = 32-bits = BR2[19:20] = 11
  213. * no parity checking = BR2[21:22] = 00
  214. * SDRAM for MSEL = BR2[24:26] = 011
  215. * Valid = BR[31] = 1
  216. *
  217. * 0 4 8 12 16 20 24 28
  218. * xxxx xxxx xxxx xxxx x001 1000 0110 0001 = 00001861
  219. */
  220. #define CONFIG_SYS_BR2 0x00001861 /*Port size=32bit, MSEL=SDRAM */
  221. /*
  222. * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
  223. *
  224. * For OR2, need:
  225. * 64MB mask for AM, OR2[0:7] = 1111 1100
  226. * XAM, OR2[17:18] = 11
  227. * 9 columns OR2[19-21] = 010
  228. * 13 rows OR2[23-25] = 100
  229. * EAD set for extra time OR[31] = 1
  230. *
  231. * 0 4 8 12 16 20 24 28
  232. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  233. */
  234. #define CONFIG_SYS_OR2 0xfc006901
  235. #define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
  236. #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
  237. #define CONFIG_SYS_LBC_LSDMR_COMMON 0x0063b723
  238. /*
  239. * SDRAM Controller configuration sequence.
  240. */
  241. #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
  242. #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
  243. #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
  244. #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
  245. #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
  246. #endif
  247. /*
  248. * Windows to access PIB via local bus
  249. */
  250. #define CONFIG_SYS_LBLAWBAR3_PRELIM 0xf8010000 /* windows base 0xf8010000 */
  251. #define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000e /* windows size 32KB */
  252. /*
  253. * CS4 on Local Bus, to PIB
  254. */
  255. #define CONFIG_SYS_BR4_PRELIM 0xf8010801 /* CS4 base address at 0xf8010000 */
  256. #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */
  257. /*
  258. * CS5 on Local Bus, to PIB
  259. */
  260. #define CONFIG_SYS_BR5_PRELIM 0xf8008801 /* CS5 base address at 0xf8008000 */
  261. #define CONFIG_SYS_OR5_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */
  262. /*
  263. * Serial Port
  264. */
  265. #define CONFIG_CONS_INDEX 1
  266. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  267. #define CONFIG_SYS_NS16550
  268. #define CONFIG_SYS_NS16550_SERIAL
  269. #define CONFIG_SYS_NS16550_REG_SIZE 1
  270. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  271. #define CONFIG_SYS_BAUDRATE_TABLE \
  272. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  273. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
  274. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
  275. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  276. /* Use the HUSH parser */
  277. #define CONFIG_SYS_HUSH_PARSER
  278. #ifdef CONFIG_SYS_HUSH_PARSER
  279. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  280. #endif
  281. /* pass open firmware flat tree */
  282. #define CONFIG_OF_LIBFDT 1
  283. #define CONFIG_OF_BOARD_SETUP 1
  284. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  285. /* I2C */
  286. #define CONFIG_HARD_I2C /* I2C with hardware support */
  287. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  288. #define CONFIG_FSL_I2C
  289. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  290. #define CONFIG_SYS_I2C_SLAVE 0x7F
  291. #define CONFIG_SYS_I2C_NOPROBES {0x52} /* Don't probe these addrs */
  292. #define CONFIG_SYS_I2C_OFFSET 0x3000
  293. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  294. /*
  295. * Config on-board RTC
  296. */
  297. #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
  298. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  299. /*
  300. * General PCI
  301. * Addresses are mapped 1-1.
  302. */
  303. #define CONFIG_SYS_PCI_MEM_BASE 0x80000000
  304. #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
  305. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
  306. #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
  307. #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
  308. #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
  309. #define CONFIG_SYS_PCI_IO_BASE 0x00000000
  310. #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
  311. #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
  312. #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
  313. #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
  314. #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
  315. #ifdef CONFIG_PCI
  316. #define CONFIG_NET_MULTI
  317. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  318. #undef CONFIG_EEPRO100
  319. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  320. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  321. #endif /* CONFIG_PCI */
  322. #ifndef CONFIG_NET_MULTI
  323. #define CONFIG_NET_MULTI 1
  324. #endif
  325. /*
  326. * QE UEC ethernet configuration
  327. */
  328. #define CONFIG_UEC_ETH
  329. #define CONFIG_ETHPRIME "FSL UEC0"
  330. #define CONFIG_PHY_MODE_NEED_CHANGE
  331. #define CONFIG_UEC_ETH1 /* GETH1 */
  332. #ifdef CONFIG_UEC_ETH1
  333. #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
  334. #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
  335. #define CONFIG_SYS_UEC1_TX_CLK QE_CLK9
  336. #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
  337. #define CONFIG_SYS_UEC1_PHY_ADDR 0
  338. #define CONFIG_SYS_UEC1_INTERFACE_MODE ENET_1000_GMII
  339. #endif
  340. #define CONFIG_UEC_ETH2 /* GETH2 */
  341. #ifdef CONFIG_UEC_ETH2
  342. #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
  343. #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
  344. #define CONFIG_SYS_UEC2_TX_CLK QE_CLK4
  345. #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
  346. #define CONFIG_SYS_UEC2_PHY_ADDR 1
  347. #define CONFIG_SYS_UEC2_INTERFACE_MODE ENET_1000_GMII
  348. #endif
  349. /*
  350. * Environment
  351. */
  352. #ifndef CONFIG_SYS_RAMBOOT
  353. #define CONFIG_ENV_IS_IN_FLASH 1
  354. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  355. #define CONFIG_ENV_SECT_SIZE 0x20000
  356. #define CONFIG_ENV_SIZE 0x2000
  357. #else
  358. #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
  359. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  360. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  361. #define CONFIG_ENV_SIZE 0x2000
  362. #endif
  363. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  364. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  365. /*
  366. * BOOTP options
  367. */
  368. #define CONFIG_BOOTP_BOOTFILESIZE
  369. #define CONFIG_BOOTP_BOOTPATH
  370. #define CONFIG_BOOTP_GATEWAY
  371. #define CONFIG_BOOTP_HOSTNAME
  372. /*
  373. * Command line configuration.
  374. */
  375. #include <config_cmd_default.h>
  376. #define CONFIG_CMD_PING
  377. #define CONFIG_CMD_I2C
  378. #define CONFIG_CMD_ASKENV
  379. #define CONFIG_CMD_SDRAM
  380. #if defined(CONFIG_PCI)
  381. #define CONFIG_CMD_PCI
  382. #endif
  383. #if defined(CONFIG_SYS_RAMBOOT)
  384. #undef CONFIG_CMD_SAVEENV
  385. #undef CONFIG_CMD_LOADS
  386. #endif
  387. #undef CONFIG_WATCHDOG /* watchdog disabled */
  388. /*
  389. * Miscellaneous configurable options
  390. */
  391. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  392. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  393. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  394. #if defined(CONFIG_CMD_KGDB)
  395. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  396. #else
  397. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  398. #endif
  399. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  400. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  401. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  402. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  403. /*
  404. * For booting Linux, the board info and command line data
  405. * have to be in the first 8 MB of memory, since this is
  406. * the maximum mapped by the Linux kernel during initialization.
  407. */
  408. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  409. /*
  410. * Core HID Setup
  411. */
  412. #define CONFIG_SYS_HID0_INIT 0x000000000
  413. #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
  414. #define CONFIG_SYS_HID2 HID2_HBE
  415. /*
  416. * MMU Setup
  417. */
  418. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  419. /* DDR/LBC SDRAM: cacheable */
  420. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  421. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  422. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  423. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  424. /* IMMRBAR & PCI IO: cache-inhibit and guarded */
  425. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_10 | \
  426. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  427. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_4M | BATU_VS | BATU_VP)
  428. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  429. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  430. /* BCSR: cache-inhibit and guarded */
  431. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_BCSR | BATL_PP_10 | \
  432. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  433. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_BCSR | BATU_BL_128K | BATU_VS | BATU_VP)
  434. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  435. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  436. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  437. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  438. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
  439. #define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \
  440. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  441. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  442. /* DDR/LBC SDRAM next 256M: cacheable */
  443. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_SDRAM_BASE2 | BATL_PP_10 | BATL_MEMCOHERENCE)
  444. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_SDRAM_BASE2 | BATU_BL_256M | BATU_VS | BATU_VP)
  445. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  446. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  447. /* Stack in dcache: cacheable, no memory coherence */
  448. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
  449. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  450. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  451. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  452. #ifdef CONFIG_PCI
  453. /* PCI MEM space: cacheable */
  454. #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
  455. #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  456. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  457. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  458. /* PCI MMIO space: cache-inhibit and guarded */
  459. #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS | BATL_PP_10 | \
  460. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  461. #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  462. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  463. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  464. #else
  465. #define CONFIG_SYS_IBAT6L (0)
  466. #define CONFIG_SYS_IBAT6U (0)
  467. #define CONFIG_SYS_IBAT7L (0)
  468. #define CONFIG_SYS_IBAT7U (0)
  469. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  470. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  471. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  472. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  473. #endif
  474. /*
  475. * Internal Definitions
  476. *
  477. * Boot Flags
  478. */
  479. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  480. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  481. #if defined(CONFIG_CMD_KGDB)
  482. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  483. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  484. #endif
  485. /*
  486. * Environment Configuration
  487. */
  488. #define CONFIG_ENV_OVERWRITE
  489. #if defined(CONFIG_UEC_ETH)
  490. #define CONFIG_HAS_ETH0
  491. #define CONFIG_ETHADDR 00:04:9f:ef:01:01
  492. #define CONFIG_HAS_ETH1
  493. #define CONFIG_ETH1ADDR 00:04:9f:ef:01:02
  494. #endif
  495. #define CONFIG_BAUDRATE 115200
  496. #define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */
  497. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  498. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  499. #define CONFIG_EXTRA_ENV_SETTINGS \
  500. "netdev=eth0\0" \
  501. "consoledev=ttyS0\0" \
  502. "ramdiskaddr=1000000\0" \
  503. "ramdiskfile=ramfs.83xx\0" \
  504. "fdtaddr=400000\0" \
  505. "fdtfile=mpc836x_mds.dtb\0" \
  506. ""
  507. #define CONFIG_NFSBOOTCOMMAND \
  508. "setenv bootargs root=/dev/nfs rw " \
  509. "nfsroot=$serverip:$rootpath " \
  510. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  511. "console=$consoledev,$baudrate $othbootargs;" \
  512. "tftp $loadaddr $bootfile;" \
  513. "tftp $fdtaddr $fdtfile;" \
  514. "bootm $loadaddr - $fdtaddr"
  515. #define CONFIG_RAMBOOTCOMMAND \
  516. "setenv bootargs root=/dev/ram rw " \
  517. "console=$consoledev,$baudrate $othbootargs;" \
  518. "tftp $ramdiskaddr $ramdiskfile;" \
  519. "tftp $loadaddr $bootfile;" \
  520. "tftp $fdtaddr $fdtfile;" \
  521. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  522. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  523. #endif /* __CONFIG_H */