mx3fb.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932
  1. /*
  2. * Copyright (C) 2009
  3. * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
  4. * Copyright (C) 2011
  5. * HALE electronic GmbH, <helmut.raiger@hale.at>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <video_fb.h>
  28. #include <asm/arch/imx-regs.h>
  29. #include <asm/arch/clock.h>
  30. #include <asm/errno.h>
  31. #include <asm/io.h>
  32. #include "videomodes.h"
  33. /* this might need panel specific set-up as-well */
  34. #define IF_CONF 0
  35. /* -------------- controller specific stuff -------------- */
  36. /* IPU DMA Controller channel definitions. */
  37. enum ipu_channel {
  38. IDMAC_IC_0 = 0, /* IC (encoding task) to memory */
  39. IDMAC_IC_1 = 1, /* IC (viewfinder task) to memory */
  40. IDMAC_ADC_0 = 1,
  41. IDMAC_IC_2 = 2,
  42. IDMAC_ADC_1 = 2,
  43. IDMAC_IC_3 = 3,
  44. IDMAC_IC_4 = 4,
  45. IDMAC_IC_5 = 5,
  46. IDMAC_IC_6 = 6,
  47. IDMAC_IC_7 = 7, /* IC (sensor data) to memory */
  48. IDMAC_IC_8 = 8,
  49. IDMAC_IC_9 = 9,
  50. IDMAC_IC_10 = 10,
  51. IDMAC_IC_11 = 11,
  52. IDMAC_IC_12 = 12,
  53. IDMAC_IC_13 = 13,
  54. IDMAC_SDC_0 = 14, /* Background synchronous display data */
  55. IDMAC_SDC_1 = 15, /* Foreground data (overlay) */
  56. IDMAC_SDC_2 = 16,
  57. IDMAC_SDC_3 = 17,
  58. IDMAC_ADC_2 = 18,
  59. IDMAC_ADC_3 = 19,
  60. IDMAC_ADC_4 = 20,
  61. IDMAC_ADC_5 = 21,
  62. IDMAC_ADC_6 = 22,
  63. IDMAC_ADC_7 = 23,
  64. IDMAC_PF_0 = 24,
  65. IDMAC_PF_1 = 25,
  66. IDMAC_PF_2 = 26,
  67. IDMAC_PF_3 = 27,
  68. IDMAC_PF_4 = 28,
  69. IDMAC_PF_5 = 29,
  70. IDMAC_PF_6 = 30,
  71. IDMAC_PF_7 = 31,
  72. };
  73. /* More formats can be copied from the Linux driver if needed */
  74. enum pixel_fmt {
  75. /* 2 bytes */
  76. IPU_PIX_FMT_RGB565,
  77. IPU_PIX_FMT_RGB666,
  78. IPU_PIX_FMT_BGR666,
  79. /* 3 bytes */
  80. IPU_PIX_FMT_RGB24,
  81. };
  82. struct pixel_fmt_cfg {
  83. u32 b0;
  84. u32 b1;
  85. u32 b2;
  86. u32 acc;
  87. };
  88. static struct pixel_fmt_cfg fmt_cfg[] = {
  89. [IPU_PIX_FMT_RGB24] = {
  90. 0x1600AAAA, 0x00E05555, 0x00070000, 3,
  91. },
  92. [IPU_PIX_FMT_RGB666] = {
  93. 0x0005000F, 0x000B000F, 0x0011000F, 1,
  94. },
  95. [IPU_PIX_FMT_BGR666] = {
  96. 0x0011000F, 0x000B000F, 0x0005000F, 1,
  97. },
  98. [IPU_PIX_FMT_RGB565] = {
  99. 0x0004003F, 0x000A000F, 0x000F003F, 1,
  100. }
  101. };
  102. enum ipu_panel {
  103. IPU_PANEL_SHARP_TFT,
  104. IPU_PANEL_TFT,
  105. };
  106. /* IPU Common registers */
  107. /* IPU_CONF and its bits already defined in imx-regs.h */
  108. #define IPU_CHA_BUF0_RDY (0x04 + IPU_BASE)
  109. #define IPU_CHA_BUF1_RDY (0x08 + IPU_BASE)
  110. #define IPU_CHA_DB_MODE_SEL (0x0C + IPU_BASE)
  111. #define IPU_CHA_CUR_BUF (0x10 + IPU_BASE)
  112. #define IPU_FS_PROC_FLOW (0x14 + IPU_BASE)
  113. #define IPU_FS_DISP_FLOW (0x18 + IPU_BASE)
  114. #define IPU_TASKS_STAT (0x1C + IPU_BASE)
  115. #define IPU_IMA_ADDR (0x20 + IPU_BASE)
  116. #define IPU_IMA_DATA (0x24 + IPU_BASE)
  117. #define IPU_INT_CTRL_1 (0x28 + IPU_BASE)
  118. #define IPU_INT_CTRL_2 (0x2C + IPU_BASE)
  119. #define IPU_INT_CTRL_3 (0x30 + IPU_BASE)
  120. #define IPU_INT_CTRL_4 (0x34 + IPU_BASE)
  121. #define IPU_INT_CTRL_5 (0x38 + IPU_BASE)
  122. #define IPU_INT_STAT_1 (0x3C + IPU_BASE)
  123. #define IPU_INT_STAT_2 (0x40 + IPU_BASE)
  124. #define IPU_INT_STAT_3 (0x44 + IPU_BASE)
  125. #define IPU_INT_STAT_4 (0x48 + IPU_BASE)
  126. #define IPU_INT_STAT_5 (0x4C + IPU_BASE)
  127. #define IPU_BRK_CTRL_1 (0x50 + IPU_BASE)
  128. #define IPU_BRK_CTRL_2 (0x54 + IPU_BASE)
  129. #define IPU_BRK_STAT (0x58 + IPU_BASE)
  130. #define IPU_DIAGB_CTRL (0x5C + IPU_BASE)
  131. /* Image Converter Registers */
  132. #define IC_CONF (0x88 + IPU_BASE)
  133. #define IC_PRP_ENC_RSC (0x8C + IPU_BASE)
  134. #define IC_PRP_VF_RSC (0x90 + IPU_BASE)
  135. #define IC_PP_RSC (0x94 + IPU_BASE)
  136. #define IC_CMBP_1 (0x98 + IPU_BASE)
  137. #define IC_CMBP_2 (0x9C + IPU_BASE)
  138. #define PF_CONF (0xA0 + IPU_BASE)
  139. #define IDMAC_CONF (0xA4 + IPU_BASE)
  140. #define IDMAC_CHA_EN (0xA8 + IPU_BASE)
  141. #define IDMAC_CHA_PRI (0xAC + IPU_BASE)
  142. #define IDMAC_CHA_BUSY (0xB0 + IPU_BASE)
  143. /* Image Converter Register bits */
  144. #define IC_CONF_PRPENC_EN 0x00000001
  145. #define IC_CONF_PRPENC_CSC1 0x00000002
  146. #define IC_CONF_PRPENC_ROT_EN 0x00000004
  147. #define IC_CONF_PRPVF_EN 0x00000100
  148. #define IC_CONF_PRPVF_CSC1 0x00000200
  149. #define IC_CONF_PRPVF_CSC2 0x00000400
  150. #define IC_CONF_PRPVF_CMB 0x00000800
  151. #define IC_CONF_PRPVF_ROT_EN 0x00001000
  152. #define IC_CONF_PP_EN 0x00010000
  153. #define IC_CONF_PP_CSC1 0x00020000
  154. #define IC_CONF_PP_CSC2 0x00040000
  155. #define IC_CONF_PP_CMB 0x00080000
  156. #define IC_CONF_PP_ROT_EN 0x00100000
  157. #define IC_CONF_IC_GLB_LOC_A 0x10000000
  158. #define IC_CONF_KEY_COLOR_EN 0x20000000
  159. #define IC_CONF_RWS_EN 0x40000000
  160. #define IC_CONF_CSI_MEM_WR_EN 0x80000000
  161. /* SDC Registers */
  162. #define SDC_COM_CONF (0xB4 + IPU_BASE)
  163. #define SDC_GW_CTRL (0xB8 + IPU_BASE)
  164. #define SDC_FG_POS (0xBC + IPU_BASE)
  165. #define SDC_BG_POS (0xC0 + IPU_BASE)
  166. #define SDC_CUR_POS (0xC4 + IPU_BASE)
  167. #define SDC_PWM_CTRL (0xC8 + IPU_BASE)
  168. #define SDC_CUR_MAP (0xCC + IPU_BASE)
  169. #define SDC_HOR_CONF (0xD0 + IPU_BASE)
  170. #define SDC_VER_CONF (0xD4 + IPU_BASE)
  171. #define SDC_SHARP_CONF_1 (0xD8 + IPU_BASE)
  172. #define SDC_SHARP_CONF_2 (0xDC + IPU_BASE)
  173. /* Register bits */
  174. #define SDC_COM_TFT_COLOR 0x00000001UL
  175. #define SDC_COM_FG_EN 0x00000010UL
  176. #define SDC_COM_GWSEL 0x00000020UL
  177. #define SDC_COM_GLB_A 0x00000040UL
  178. #define SDC_COM_KEY_COLOR_G 0x00000080UL
  179. #define SDC_COM_BG_EN 0x00000200UL
  180. #define SDC_COM_SHARP 0x00001000UL
  181. #define SDC_V_SYNC_WIDTH_L 0x00000001UL
  182. /* Display Interface registers */
  183. #define DI_DISP_IF_CONF (0x0124 + IPU_BASE)
  184. #define DI_DISP_SIG_POL (0x0128 + IPU_BASE)
  185. #define DI_SER_DISP1_CONF (0x012C + IPU_BASE)
  186. #define DI_SER_DISP2_CONF (0x0130 + IPU_BASE)
  187. #define DI_HSP_CLK_PER (0x0134 + IPU_BASE)
  188. #define DI_DISP0_TIME_CONF_1 (0x0138 + IPU_BASE)
  189. #define DI_DISP0_TIME_CONF_2 (0x013C + IPU_BASE)
  190. #define DI_DISP0_TIME_CONF_3 (0x0140 + IPU_BASE)
  191. #define DI_DISP1_TIME_CONF_1 (0x0144 + IPU_BASE)
  192. #define DI_DISP1_TIME_CONF_2 (0x0148 + IPU_BASE)
  193. #define DI_DISP1_TIME_CONF_3 (0x014C + IPU_BASE)
  194. #define DI_DISP2_TIME_CONF_1 (0x0150 + IPU_BASE)
  195. #define DI_DISP2_TIME_CONF_2 (0x0154 + IPU_BASE)
  196. #define DI_DISP2_TIME_CONF_3 (0x0158 + IPU_BASE)
  197. #define DI_DISP3_TIME_CONF (0x015C + IPU_BASE)
  198. #define DI_DISP0_DB0_MAP (0x0160 + IPU_BASE)
  199. #define DI_DISP0_DB1_MAP (0x0164 + IPU_BASE)
  200. #define DI_DISP0_DB2_MAP (0x0168 + IPU_BASE)
  201. #define DI_DISP0_CB0_MAP (0x016C + IPU_BASE)
  202. #define DI_DISP0_CB1_MAP (0x0170 + IPU_BASE)
  203. #define DI_DISP0_CB2_MAP (0x0174 + IPU_BASE)
  204. #define DI_DISP1_DB0_MAP (0x0178 + IPU_BASE)
  205. #define DI_DISP1_DB1_MAP (0x017C + IPU_BASE)
  206. #define DI_DISP1_DB2_MAP (0x0180 + IPU_BASE)
  207. #define DI_DISP1_CB0_MAP (0x0184 + IPU_BASE)
  208. #define DI_DISP1_CB1_MAP (0x0188 + IPU_BASE)
  209. #define DI_DISP1_CB2_MAP (0x018C + IPU_BASE)
  210. #define DI_DISP2_DB0_MAP (0x0190 + IPU_BASE)
  211. #define DI_DISP2_DB1_MAP (0x0194 + IPU_BASE)
  212. #define DI_DISP2_DB2_MAP (0x0198 + IPU_BASE)
  213. #define DI_DISP2_CB0_MAP (0x019C + IPU_BASE)
  214. #define DI_DISP2_CB1_MAP (0x01A0 + IPU_BASE)
  215. #define DI_DISP2_CB2_MAP (0x01A4 + IPU_BASE)
  216. #define DI_DISP3_B0_MAP (0x01A8 + IPU_BASE)
  217. #define DI_DISP3_B1_MAP (0x01AC + IPU_BASE)
  218. #define DI_DISP3_B2_MAP (0x01B0 + IPU_BASE)
  219. #define DI_DISP_ACC_CC (0x01B4 + IPU_BASE)
  220. #define DI_DISP_LLA_CONF (0x01B8 + IPU_BASE)
  221. #define DI_DISP_LLA_DATA (0x01BC + IPU_BASE)
  222. /* DI_DISP_SIG_POL bits */
  223. #define DI_D3_VSYNC_POL (1 << 28)
  224. #define DI_D3_HSYNC_POL (1 << 27)
  225. #define DI_D3_DRDY_SHARP_POL (1 << 26)
  226. #define DI_D3_CLK_POL (1 << 25)
  227. #define DI_D3_DATA_POL (1 << 24)
  228. /* DI_DISP_IF_CONF bits */
  229. #define DI_D3_CLK_IDLE (1 << 26)
  230. #define DI_D3_CLK_SEL (1 << 25)
  231. #define DI_D3_DATAMSK (1 << 24)
  232. #define IOMUX_PADNUM_MASK 0x1ff
  233. #define IOMUX_GPIONUM_SHIFT 9
  234. #define IOMUX_GPIONUM_MASK (0xff << IOMUX_GPIONUM_SHIFT)
  235. #define IOMUX_PIN(gpionum, padnum) ((padnum) & IOMUX_PADNUM_MASK)
  236. #define IOMUX_MODE_L(pin, mode) IOMUX_MODE(((pin) + 0xc) ^ 3, mode)
  237. struct chan_param_mem_planar {
  238. /* Word 0 */
  239. u32 xv:10;
  240. u32 yv:10;
  241. u32 xb:12;
  242. u32 yb:12;
  243. u32 res1:2;
  244. u32 nsb:1;
  245. u32 lnpb:6;
  246. u32 ubo_l:11;
  247. u32 ubo_h:15;
  248. u32 vbo_l:17;
  249. u32 vbo_h:9;
  250. u32 res2:3;
  251. u32 fw:12;
  252. u32 fh_l:8;
  253. u32 fh_h:4;
  254. u32 res3:28;
  255. /* Word 1 */
  256. u32 eba0;
  257. u32 eba1;
  258. u32 bpp:3;
  259. u32 sl:14;
  260. u32 pfs:3;
  261. u32 bam:3;
  262. u32 res4:2;
  263. u32 npb:6;
  264. u32 res5:1;
  265. u32 sat:2;
  266. u32 res6:30;
  267. } __attribute__ ((packed));
  268. struct chan_param_mem_interleaved {
  269. /* Word 0 */
  270. u32 xv:10;
  271. u32 yv:10;
  272. u32 xb:12;
  273. u32 yb:12;
  274. u32 sce:1;
  275. u32 res1:1;
  276. u32 nsb:1;
  277. u32 lnpb:6;
  278. u32 sx:10;
  279. u32 sy_l:1;
  280. u32 sy_h:9;
  281. u32 ns:10;
  282. u32 sm:10;
  283. u32 sdx_l:3;
  284. u32 sdx_h:2;
  285. u32 sdy:5;
  286. u32 sdrx:1;
  287. u32 sdry:1;
  288. u32 sdr1:1;
  289. u32 res2:2;
  290. u32 fw:12;
  291. u32 fh_l:8;
  292. u32 fh_h:4;
  293. u32 res3:28;
  294. /* Word 1 */
  295. u32 eba0;
  296. u32 eba1;
  297. u32 bpp:3;
  298. u32 sl:14;
  299. u32 pfs:3;
  300. u32 bam:3;
  301. u32 res4:2;
  302. u32 npb:6;
  303. u32 res5:1;
  304. u32 sat:2;
  305. u32 scc:1;
  306. u32 ofs0:5;
  307. u32 ofs1:5;
  308. u32 ofs2:5;
  309. u32 ofs3:5;
  310. u32 wid0:3;
  311. u32 wid1:3;
  312. u32 wid2:3;
  313. u32 wid3:3;
  314. u32 dec_sel:1;
  315. u32 res6:28;
  316. } __attribute__ ((packed));
  317. union chan_param_mem {
  318. struct chan_param_mem_planar pp;
  319. struct chan_param_mem_interleaved ip;
  320. };
  321. DECLARE_GLOBAL_DATA_PTR;
  322. /* graphics setup */
  323. static GraphicDevice panel;
  324. static struct ctfb_res_modes *mode;
  325. static struct ctfb_res_modes var_mode;
  326. /*
  327. * sdc_init_panel() - initialize a synchronous LCD panel.
  328. * @width: width of panel in pixels.
  329. * @height: height of panel in pixels.
  330. * @di_setup: pixel format of the frame buffer
  331. * @di_panel: either SHARP or normal TFT
  332. * @return: 0 on success or negative error code on failure.
  333. */
  334. static int sdc_init_panel(u16 width, u16 height,
  335. enum pixel_fmt di_setup, enum ipu_panel di_panel)
  336. {
  337. u32 reg, div;
  338. uint32_t old_conf;
  339. int clock;
  340. debug("%s(width=%d, height=%d)\n", __func__, width, height);
  341. /* Init clocking, the IPU receives its clock from the hsp divder */
  342. clock = mxc_get_clock(MXC_IPU_CLK);
  343. if (clock < 0)
  344. return -EACCES;
  345. /* Init panel size and blanking periods */
  346. reg = width + mode->left_margin + mode->right_margin - 1;
  347. if (reg > 1023) {
  348. printf("mx3fb: Display width too large, coerced to 1023!");
  349. reg = 1023;
  350. }
  351. reg = ((mode->hsync_len - 1) << 26) | (reg << 16);
  352. writel(reg, SDC_HOR_CONF);
  353. reg = height + mode->upper_margin + mode->lower_margin - 1;
  354. if (reg > 1023) {
  355. printf("mx3fb: Display height too large, coerced to 1023!");
  356. reg = 1023;
  357. }
  358. reg = ((mode->vsync_len - 1) << 26) | SDC_V_SYNC_WIDTH_L | (reg << 16);
  359. writel(reg, SDC_VER_CONF);
  360. switch (di_panel) {
  361. case IPU_PANEL_SHARP_TFT:
  362. writel(0x00FD0102L, SDC_SHARP_CONF_1);
  363. writel(0x00F500F4L, SDC_SHARP_CONF_2);
  364. writel(SDC_COM_SHARP | SDC_COM_TFT_COLOR, SDC_COM_CONF);
  365. /* TODO: probably IF_CONF must be adapted (see below)! */
  366. break;
  367. case IPU_PANEL_TFT:
  368. writel(SDC_COM_TFT_COLOR, SDC_COM_CONF);
  369. break;
  370. default:
  371. return -EINVAL;
  372. }
  373. /*
  374. * Calculate divider: The fractional part is 4 bits so simply
  375. * multiple by 2^4 to get it.
  376. *
  377. * Opposed to the kernel driver mode->pixclock is the time of one
  378. * pixel in pico seconds, so:
  379. * pixel_clk = 1e12 / mode->pixclock
  380. * div = ipu_clk * 16 / pixel_clk
  381. * leads to:
  382. * div = ipu_clk * 16 / (1e12 / mode->pixclock)
  383. * or:
  384. * div = ipu_clk * 16 * mode->pixclock / 1e12
  385. *
  386. * To avoid integer overflows this is split into 2 shifts and
  387. * one divide with sufficient accuracy:
  388. * 16*1024*128*476837 = 0.9999996682e12
  389. */
  390. div = ((clock/1024) * (mode->pixclock/128)) / 476837;
  391. debug("hsp_clk is %d, div=%d\n", clock, div);
  392. /* coerce to not less than 4.0, not more than 255.9375 */
  393. if (div < 0x40)
  394. div = 0x40;
  395. else if (div > 0xFFF)
  396. div = 0xFFF;
  397. /* DISP3_IF_CLK_DOWN_WR is half the divider value and 2 less
  398. * fraction bits. Subtract 1 extra from DISP3_IF_CLK_DOWN_WR
  399. * based on timing debug DISP3_IF_CLK_UP_WR is 0
  400. */
  401. writel((((div / 8) - 1) << 22) | div, DI_DISP3_TIME_CONF);
  402. /* DI settings for display 3: clock idle (bit 26) during vsync */
  403. old_conf = readl(DI_DISP_IF_CONF) & 0x78FFFFFF;
  404. writel(old_conf | IF_CONF, DI_DISP_IF_CONF);
  405. /* only set display 3 polarity bits */
  406. old_conf = readl(DI_DISP_SIG_POL) & 0xE0FFFFFF;
  407. writel(old_conf | mode->sync, DI_DISP_SIG_POL);
  408. writel(fmt_cfg[di_setup].b0, DI_DISP3_B0_MAP);
  409. writel(fmt_cfg[di_setup].b1, DI_DISP3_B1_MAP);
  410. writel(fmt_cfg[di_setup].b2, DI_DISP3_B2_MAP);
  411. writel(readl(DI_DISP_ACC_CC) |
  412. ((fmt_cfg[di_setup].acc - 1) << 12), DI_DISP_ACC_CC);
  413. debug("DI_DISP_IF_CONF = 0x%08X\n", readl(DI_DISP_IF_CONF));
  414. debug("DI_DISP_SIG_POL = 0x%08X\n", readl(DI_DISP_SIG_POL));
  415. debug("DI_DISP3_TIME_CONF = 0x%08X\n", readl(DI_DISP3_TIME_CONF));
  416. debug("SDC_HOR_CONF = 0x%08X\n", readl(SDC_HOR_CONF));
  417. debug("SDC_VER_CONF = 0x%08X\n", readl(SDC_VER_CONF));
  418. return 0;
  419. }
  420. static void ipu_ch_param_set_size(union chan_param_mem *params,
  421. uint pixelfmt, uint16_t width,
  422. uint16_t height, uint16_t stride)
  423. {
  424. debug("%s(pixelfmt=%d, width=%d, height=%d, stride=%d)\n",
  425. __func__, pixelfmt, width, height, stride);
  426. params->pp.fw = width - 1;
  427. params->pp.fh_l = height - 1;
  428. params->pp.fh_h = (height - 1) >> 8;
  429. params->pp.sl = stride - 1;
  430. /* See above, for further formats see the Linux driver */
  431. switch (pixelfmt) {
  432. case GDF_16BIT_565RGB:
  433. params->ip.bpp = 2;
  434. params->ip.pfs = 4;
  435. params->ip.npb = 7;
  436. params->ip.sat = 2; /* SAT = 32-bit access */
  437. params->ip.ofs0 = 0; /* Red bit offset */
  438. params->ip.ofs1 = 5; /* Green bit offset */
  439. params->ip.ofs2 = 11; /* Blue bit offset */
  440. params->ip.ofs3 = 16; /* Alpha bit offset */
  441. params->ip.wid0 = 4; /* Red bit width - 1 */
  442. params->ip.wid1 = 5; /* Green bit width - 1 */
  443. params->ip.wid2 = 4; /* Blue bit width - 1 */
  444. break;
  445. case GDF_32BIT_X888RGB:
  446. params->ip.bpp = 1; /* 24 BPP & RGB PFS */
  447. params->ip.pfs = 4;
  448. params->ip.npb = 7;
  449. params->ip.sat = 2; /* SAT = 32-bit access */
  450. params->ip.ofs0 = 16; /* Red bit offset */
  451. params->ip.ofs1 = 8; /* Green bit offset */
  452. params->ip.ofs2 = 0; /* Blue bit offset */
  453. params->ip.ofs3 = 24; /* Alpha bit offset */
  454. params->ip.wid0 = 7; /* Red bit width - 1 */
  455. params->ip.wid1 = 7; /* Green bit width - 1 */
  456. params->ip.wid2 = 7; /* Blue bit width - 1 */
  457. break;
  458. default:
  459. printf("mx3fb: Pixel format not supported!\n");
  460. break;
  461. }
  462. params->pp.nsb = 1;
  463. }
  464. static void ipu_ch_param_set_buffer(union chan_param_mem *params,
  465. void *buf0, void *buf1)
  466. {
  467. params->pp.eba0 = (u32)buf0;
  468. params->pp.eba1 = (u32)buf1;
  469. }
  470. static void ipu_write_param_mem(uint32_t addr, uint32_t *data,
  471. uint32_t num_words)
  472. {
  473. for (; num_words > 0; num_words--) {
  474. writel(addr, IPU_IMA_ADDR);
  475. writel(*data++, IPU_IMA_DATA);
  476. addr++;
  477. if ((addr & 0x7) == 5) {
  478. addr &= ~0x7; /* set to word 0 */
  479. addr += 8; /* increment to next row */
  480. }
  481. }
  482. }
  483. static uint32_t dma_param_addr(enum ipu_channel channel)
  484. {
  485. /* Channel Parameter Memory */
  486. return 0x10000 | (channel << 4);
  487. }
  488. static void ipu_init_channel_buffer(enum ipu_channel channel, void *fbmem)
  489. {
  490. union chan_param_mem params = {};
  491. uint32_t reg;
  492. uint32_t stride_bytes;
  493. stride_bytes = (panel.plnSizeX * panel.gdfBytesPP + 3) & ~3;
  494. debug("%s(channel=%d, fbmem=%p)\n", __func__, channel, fbmem);
  495. /* Build parameter memory data for DMA channel */
  496. ipu_ch_param_set_size(&params, panel.gdfIndex,
  497. panel.plnSizeX, panel.plnSizeY, stride_bytes);
  498. ipu_ch_param_set_buffer(&params, fbmem, NULL);
  499. params.pp.bam = 0;
  500. /* Some channels (rotation) have restriction on burst length */
  501. switch (channel) {
  502. case IDMAC_SDC_0:
  503. /* In original code only IPU_PIX_FMT_RGB565 was setting burst */
  504. params.pp.npb = 16 - 1;
  505. break;
  506. default:
  507. break;
  508. }
  509. ipu_write_param_mem(dma_param_addr(channel), (uint32_t *)&params, 10);
  510. /* Disable double-buffering */
  511. reg = readl(IPU_CHA_DB_MODE_SEL);
  512. reg &= ~(1UL << channel);
  513. writel(reg, IPU_CHA_DB_MODE_SEL);
  514. }
  515. static void ipu_channel_set_priority(enum ipu_channel channel,
  516. int prio)
  517. {
  518. u32 reg = readl(IDMAC_CHA_PRI);
  519. if (prio)
  520. reg |= 1UL << channel;
  521. else
  522. reg &= ~(1UL << channel);
  523. writel(reg, IDMAC_CHA_PRI);
  524. }
  525. /*
  526. * ipu_enable_channel() - enable an IPU channel.
  527. * @channel: channel ID.
  528. * @return: 0 on success or negative error code on failure.
  529. */
  530. static int ipu_enable_channel(enum ipu_channel channel)
  531. {
  532. uint32_t reg;
  533. /* Reset to buffer 0 */
  534. writel(1UL << channel, IPU_CHA_CUR_BUF);
  535. switch (channel) {
  536. case IDMAC_SDC_0:
  537. ipu_channel_set_priority(channel, 1);
  538. break;
  539. default:
  540. break;
  541. }
  542. reg = readl(IDMAC_CHA_EN);
  543. writel(reg | (1UL << channel), IDMAC_CHA_EN);
  544. return 0;
  545. }
  546. static int ipu_update_channel_buffer(enum ipu_channel channel, void *buf)
  547. {
  548. uint32_t reg;
  549. reg = readl(IPU_CHA_BUF0_RDY);
  550. if (reg & (1UL << channel))
  551. return -EACCES;
  552. /* 44.3.3.1.9 - Row Number 1 (WORD1, offset 0) */
  553. writel(dma_param_addr(channel) + 0x0008UL, IPU_IMA_ADDR);
  554. writel((u32)buf, IPU_IMA_DATA);
  555. return 0;
  556. }
  557. static int idmac_tx_submit(enum ipu_channel channel, void *buf)
  558. {
  559. int ret;
  560. ipu_init_channel_buffer(channel, buf);
  561. /* ipu_idmac.c::ipu_submit_channel_buffers() */
  562. ret = ipu_update_channel_buffer(channel, buf);
  563. if (ret < 0)
  564. return ret;
  565. /* ipu_idmac.c::ipu_select_buffer() */
  566. /* Mark buffer 0 as ready. */
  567. writel(1UL << channel, IPU_CHA_BUF0_RDY);
  568. ret = ipu_enable_channel(channel);
  569. return ret;
  570. }
  571. static void sdc_enable_channel(void *fbmem)
  572. {
  573. int ret;
  574. u32 reg;
  575. ret = idmac_tx_submit(IDMAC_SDC_0, fbmem);
  576. /* mx3fb.c::sdc_fb_init() */
  577. if (ret >= 0) {
  578. reg = readl(SDC_COM_CONF);
  579. writel(reg | SDC_COM_BG_EN, SDC_COM_CONF);
  580. }
  581. /*
  582. * Attention! Without this msleep the channel keeps generating
  583. * interrupts. Next sdc_set_brightness() is going to be called
  584. * from mx3fb_blank().
  585. */
  586. udelay(2000);
  587. }
  588. /*
  589. * mx3fb_set_par() - set framebuffer parameters and change the operating mode.
  590. * @return: 0 on success or negative error code on failure.
  591. * TODO: currently only 666 and TFT as DI setup supported
  592. */
  593. static int mx3fb_set_par(void)
  594. {
  595. int ret;
  596. ret = sdc_init_panel(panel.plnSizeX, panel.plnSizeY,
  597. IPU_PIX_FMT_RGB666, IPU_PANEL_TFT);
  598. if (ret < 0)
  599. return ret;
  600. writel((mode->left_margin << 16) | mode->upper_margin, SDC_BG_POS);
  601. return 0;
  602. }
  603. static void ll_disp3_enable(void *base)
  604. {
  605. u32 reg;
  606. debug("%s(base=0x%x)\n", __func__, (u32) base);
  607. /* pcm037.c::mxc_board_init() */
  608. /* Display Interface #3 */
  609. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD0, MUX_CTL_FUNC));
  610. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD1, MUX_CTL_FUNC));
  611. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD2, MUX_CTL_FUNC));
  612. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD3, MUX_CTL_FUNC));
  613. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD4, MUX_CTL_FUNC));
  614. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD5, MUX_CTL_FUNC));
  615. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD6, MUX_CTL_FUNC));
  616. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD7, MUX_CTL_FUNC));
  617. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD8, MUX_CTL_FUNC));
  618. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD9, MUX_CTL_FUNC));
  619. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD10, MUX_CTL_FUNC));
  620. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD11, MUX_CTL_FUNC));
  621. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD12, MUX_CTL_FUNC));
  622. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD13, MUX_CTL_FUNC));
  623. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD14, MUX_CTL_FUNC));
  624. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD15, MUX_CTL_FUNC));
  625. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD16, MUX_CTL_FUNC));
  626. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD17, MUX_CTL_FUNC));
  627. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_VSYNC3, MUX_CTL_FUNC));
  628. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_HSYNC, MUX_CTL_FUNC));
  629. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_FPSHIFT, MUX_CTL_FUNC));
  630. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_DRDY0, MUX_CTL_FUNC));
  631. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_D3_REV, MUX_CTL_FUNC));
  632. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_CONTRAST, MUX_CTL_FUNC));
  633. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_D3_SPL, MUX_CTL_FUNC));
  634. mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_D3_CLS, MUX_CTL_FUNC));
  635. /* ipu_idmac.c::ipu_probe() */
  636. /* Start the clock */
  637. __REG(CCM_CGR1) = __REG(CCM_CGR1) | (3 << 22);
  638. /* ipu_idmac.c::ipu_idmac_init() */
  639. /* Service request counter to maximum - shouldn't be needed */
  640. writel(0x00000070, IDMAC_CONF);
  641. /* ipu_idmac.c::ipu_init_channel() */
  642. /* Enable IPU sub modules */
  643. reg = readl(IPU_CONF) | IPU_CONF_SDC_EN | IPU_CONF_DI_EN;
  644. writel(reg, IPU_CONF);
  645. /* mx3fb.c::init_fb_chan() */
  646. /* set Display Interface clock period */
  647. writel(0x00100010L, DI_HSP_CLK_PER);
  648. /* Might need to trigger HSP clock change - see 44.3.3.8.5 */
  649. /* mx3fb.c::sdc_set_brightness() */
  650. /* This might be board-specific */
  651. writel(0x03000000UL | 255 << 16, SDC_PWM_CTRL);
  652. /* mx3fb.c::sdc_set_global_alpha() */
  653. /* Use global - not per-pixel - Alpha-blending */
  654. reg = readl(SDC_GW_CTRL) & 0x00FFFFFFL;
  655. writel(reg | ((uint32_t) 0xff << 24), SDC_GW_CTRL);
  656. reg = readl(SDC_COM_CONF);
  657. writel(reg | SDC_COM_GLB_A, SDC_COM_CONF);
  658. /* mx3fb.c::sdc_set_color_key() */
  659. /* Disable colour-keying for background */
  660. reg = readl(SDC_COM_CONF) &
  661. ~(SDC_COM_GWSEL | SDC_COM_KEY_COLOR_G);
  662. writel(reg, SDC_COM_CONF);
  663. mx3fb_set_par();
  664. sdc_enable_channel(base);
  665. /*
  666. * Linux driver calls sdc_set_brightness() here again,
  667. * once is enough for us
  668. */
  669. debug("%s() done\n", __func__);
  670. }
  671. /* ------------------------ public part ------------------- */
  672. ulong calc_fbsize(void)
  673. {
  674. return panel.plnSizeX * panel.plnSizeY * panel.gdfBytesPP;
  675. }
  676. /*
  677. * The current implementation is only tested for GDF_16BIT_565RGB!
  678. * It was switched from the original CONFIG_LCD setup to CONFIG_VIDEO,
  679. * because the lcd code seemed loaded with color table stuff, that
  680. * does not relate to most modern TFTs. cfb_console.c looks more
  681. * straight forward.
  682. * This is the environment setting for the original setup
  683. * "unknown=video=ctfb:x:240,y:320,depth:16,mode:0,pclk:185925,le:9,ri:17,
  684. * up:7,lo:10,hs:1,vs:1,sync:100663296,vmode:0"
  685. * "videomode=unknown"
  686. *
  687. * Settings for VBEST VGG322403 display:
  688. * "videomode=video=ctfb:x:320,y:240,depth:16,mode:0,pclk:156000,
  689. * "le:20,ri:68,up:7,lo:29,hs:30,vs:3,sync:100663296,vmode:0"
  690. *
  691. * Settings for COM57H5M10XRC display:
  692. * "videomode=video=ctfb:x:640,y:480,depth:16,mode:0,pclk:40000,
  693. * "le:120,ri:40,up:35,lo:10,hs:30,vs:3,sync:100663296,vmode:0"
  694. */
  695. void *video_hw_init(void)
  696. {
  697. char *penv;
  698. u32 memsize;
  699. unsigned long t1, hsynch, vsynch;
  700. int bits_per_pixel, i, tmp, vesa_idx = 0, videomode;
  701. tmp = 0;
  702. puts("Video: ");
  703. videomode = CONFIG_SYS_DEFAULT_VIDEO_MODE;
  704. /* get video mode via environment */
  705. penv = getenv("videomode");
  706. if (penv) {
  707. /* decide if it is a string */
  708. if (penv[0] <= '9') {
  709. videomode = (int) simple_strtoul(penv, NULL, 16);
  710. tmp = 1;
  711. }
  712. } else {
  713. tmp = 1;
  714. }
  715. if (tmp) {
  716. /* parameter are vesa modes */
  717. /* search params */
  718. for (i = 0; i < VESA_MODES_COUNT; i++) {
  719. if (vesa_modes[i].vesanr == videomode)
  720. break;
  721. }
  722. if (i == VESA_MODES_COUNT) {
  723. printf("No VESA Mode found, switching to mode 0x%x ",
  724. CONFIG_SYS_DEFAULT_VIDEO_MODE);
  725. i = 0;
  726. }
  727. mode = (struct ctfb_res_modes *)
  728. &res_mode_init[vesa_modes[i].resindex];
  729. bits_per_pixel = vesa_modes[i].bits_per_pixel;
  730. vesa_idx = vesa_modes[i].resindex;
  731. } else {
  732. mode = (struct ctfb_res_modes *) &var_mode;
  733. bits_per_pixel = video_get_params(mode, penv);
  734. }
  735. /* calculate hsynch and vsynch freq (info only) */
  736. t1 = (mode->left_margin + mode->xres +
  737. mode->right_margin + mode->hsync_len) / 8;
  738. t1 *= 8;
  739. t1 *= mode->pixclock;
  740. t1 /= 1000;
  741. hsynch = 1000000000L / t1;
  742. t1 *= (mode->upper_margin + mode->yres +
  743. mode->lower_margin + mode->vsync_len);
  744. t1 /= 1000;
  745. vsynch = 1000000000L / t1;
  746. /* fill in Graphic device struct */
  747. sprintf(panel.modeIdent, "%dx%dx%d %ldkHz %ldHz",
  748. mode->xres, mode->yres,
  749. bits_per_pixel, (hsynch / 1000), (vsynch / 1000));
  750. printf("%s\n", panel.modeIdent);
  751. panel.winSizeX = mode->xres;
  752. panel.winSizeY = mode->yres;
  753. panel.plnSizeX = mode->xres;
  754. panel.plnSizeY = mode->yres;
  755. switch (bits_per_pixel) {
  756. case 24:
  757. panel.gdfBytesPP = 4;
  758. panel.gdfIndex = GDF_32BIT_X888RGB;
  759. break;
  760. case 16:
  761. panel.gdfBytesPP = 2;
  762. panel.gdfIndex = GDF_16BIT_565RGB;
  763. break;
  764. default:
  765. panel.gdfBytesPP = 1;
  766. panel.gdfIndex = GDF__8BIT_INDEX;
  767. break;
  768. }
  769. /* set up Hardware */
  770. memsize = calc_fbsize();
  771. debug("%s() allocating %d bytes\n", __func__, memsize);
  772. /* fill in missing Graphic device struct */
  773. panel.frameAdrs = (u32) malloc(memsize);
  774. if (panel.frameAdrs == 0) {
  775. printf("%s() malloc(%d) failed\n", __func__, memsize);
  776. return 0;
  777. }
  778. panel.memSize = memsize;
  779. ll_disp3_enable((void *) panel.frameAdrs);
  780. memset((void *) panel.frameAdrs, 0, memsize);
  781. debug("%s() done, framebuffer at 0x%x, size=%d cleared\n",
  782. __func__, panel.frameAdrs, memsize);
  783. return (void *) &panel;
  784. }
  785. void video_set_lut(unsigned int index, /* color number */
  786. unsigned char r, /* red */
  787. unsigned char g, /* green */
  788. unsigned char b /* blue */
  789. )
  790. {
  791. return;
  792. }