clock.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696
  1. /*
  2. * Copyright (C) 2010 Samsung Electronics
  3. * Minkyu Kang <mk7.kang@samsung.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/io.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/clk.h>
  27. /* exynos4: return pll clock frequency */
  28. static unsigned long exynos4_get_pll_clk(int pllreg)
  29. {
  30. struct exynos4_clock *clk =
  31. (struct exynos4_clock *)samsung_get_base_clock();
  32. unsigned long r, m, p, s, k = 0, mask, fout;
  33. unsigned int freq;
  34. switch (pllreg) {
  35. case APLL:
  36. r = readl(&clk->apll_con0);
  37. break;
  38. case MPLL:
  39. r = readl(&clk->mpll_con0);
  40. break;
  41. case EPLL:
  42. r = readl(&clk->epll_con0);
  43. k = readl(&clk->epll_con1);
  44. break;
  45. case VPLL:
  46. r = readl(&clk->vpll_con0);
  47. k = readl(&clk->vpll_con1);
  48. break;
  49. default:
  50. printf("Unsupported PLL (%d)\n", pllreg);
  51. return 0;
  52. }
  53. /*
  54. * APLL_CON: MIDV [25:16]
  55. * MPLL_CON: MIDV [25:16]
  56. * EPLL_CON: MIDV [24:16]
  57. * VPLL_CON: MIDV [24:16]
  58. */
  59. if (pllreg == APLL || pllreg == MPLL)
  60. mask = 0x3ff;
  61. else
  62. mask = 0x1ff;
  63. m = (r >> 16) & mask;
  64. /* PDIV [13:8] */
  65. p = (r >> 8) & 0x3f;
  66. /* SDIV [2:0] */
  67. s = r & 0x7;
  68. freq = CONFIG_SYS_CLK_FREQ;
  69. if (pllreg == EPLL) {
  70. k = k & 0xffff;
  71. /* FOUT = (MDIV + K / 65536) * FIN / (PDIV * 2^SDIV) */
  72. fout = (m + k / 65536) * (freq / (p * (1 << s)));
  73. } else if (pllreg == VPLL) {
  74. k = k & 0xfff;
  75. /* FOUT = (MDIV + K / 1024) * FIN / (PDIV * 2^SDIV) */
  76. fout = (m + k / 1024) * (freq / (p * (1 << s)));
  77. } else {
  78. if (s < 1)
  79. s = 1;
  80. /* FOUT = MDIV * FIN / (PDIV * 2^(SDIV - 1)) */
  81. fout = m * (freq / (p * (1 << (s - 1))));
  82. }
  83. return fout;
  84. }
  85. /* exynos5: return pll clock frequency */
  86. static unsigned long exynos5_get_pll_clk(int pllreg)
  87. {
  88. struct exynos5_clock *clk =
  89. (struct exynos5_clock *)samsung_get_base_clock();
  90. unsigned long r, m, p, s, k = 0, mask, fout;
  91. unsigned int freq, pll_div2_sel, fout_sel;
  92. switch (pllreg) {
  93. case APLL:
  94. r = readl(&clk->apll_con0);
  95. break;
  96. case MPLL:
  97. r = readl(&clk->mpll_con0);
  98. break;
  99. case EPLL:
  100. r = readl(&clk->epll_con0);
  101. k = readl(&clk->epll_con1);
  102. break;
  103. case VPLL:
  104. r = readl(&clk->vpll_con0);
  105. k = readl(&clk->vpll_con1);
  106. break;
  107. case BPLL:
  108. r = readl(&clk->bpll_con0);
  109. break;
  110. default:
  111. printf("Unsupported PLL (%d)\n", pllreg);
  112. return 0;
  113. }
  114. /*
  115. * APLL_CON: MIDV [25:16]
  116. * MPLL_CON: MIDV [25:16]
  117. * EPLL_CON: MIDV [24:16]
  118. * VPLL_CON: MIDV [24:16]
  119. * BPLL_CON: MIDV [25:16]
  120. */
  121. if (pllreg == APLL || pllreg == MPLL || pllreg == BPLL)
  122. mask = 0x3ff;
  123. else
  124. mask = 0x1ff;
  125. m = (r >> 16) & mask;
  126. /* PDIV [13:8] */
  127. p = (r >> 8) & 0x3f;
  128. /* SDIV [2:0] */
  129. s = r & 0x7;
  130. freq = CONFIG_SYS_CLK_FREQ;
  131. if (pllreg == EPLL) {
  132. k = k & 0xffff;
  133. /* FOUT = (MDIV + K / 65536) * FIN / (PDIV * 2^SDIV) */
  134. fout = (m + k / 65536) * (freq / (p * (1 << s)));
  135. } else if (pllreg == VPLL) {
  136. k = k & 0xfff;
  137. /* FOUT = (MDIV + K / 1024) * FIN / (PDIV * 2^SDIV) */
  138. fout = (m + k / 1024) * (freq / (p * (1 << s)));
  139. } else {
  140. if (s < 1)
  141. s = 1;
  142. /* FOUT = MDIV * FIN / (PDIV * 2^(SDIV - 1)) */
  143. fout = m * (freq / (p * (1 << (s - 1))));
  144. }
  145. /* According to the user manual, in EVT1 MPLL and BPLL always gives
  146. * 1.6GHz clock, so divide by 2 to get 800MHz MPLL clock.*/
  147. if (pllreg == MPLL || pllreg == BPLL) {
  148. pll_div2_sel = readl(&clk->pll_div2_sel);
  149. switch (pllreg) {
  150. case MPLL:
  151. fout_sel = (pll_div2_sel >> MPLL_FOUT_SEL_SHIFT)
  152. & MPLL_FOUT_SEL_MASK;
  153. break;
  154. case BPLL:
  155. fout_sel = (pll_div2_sel >> BPLL_FOUT_SEL_SHIFT)
  156. & BPLL_FOUT_SEL_MASK;
  157. break;
  158. }
  159. if (fout_sel == 0)
  160. fout /= 2;
  161. }
  162. return fout;
  163. }
  164. /* exynos4: return ARM clock frequency */
  165. static unsigned long exynos4_get_arm_clk(void)
  166. {
  167. struct exynos4_clock *clk =
  168. (struct exynos4_clock *)samsung_get_base_clock();
  169. unsigned long div;
  170. unsigned long armclk;
  171. unsigned int core_ratio;
  172. unsigned int core2_ratio;
  173. div = readl(&clk->div_cpu0);
  174. /* CORE_RATIO: [2:0], CORE2_RATIO: [30:28] */
  175. core_ratio = (div >> 0) & 0x7;
  176. core2_ratio = (div >> 28) & 0x7;
  177. armclk = get_pll_clk(APLL) / (core_ratio + 1);
  178. armclk /= (core2_ratio + 1);
  179. return armclk;
  180. }
  181. /* exynos5: return ARM clock frequency */
  182. static unsigned long exynos5_get_arm_clk(void)
  183. {
  184. struct exynos5_clock *clk =
  185. (struct exynos5_clock *)samsung_get_base_clock();
  186. unsigned long div;
  187. unsigned long armclk;
  188. unsigned int arm_ratio;
  189. unsigned int arm2_ratio;
  190. div = readl(&clk->div_cpu0);
  191. /* ARM_RATIO: [2:0], ARM2_RATIO: [30:28] */
  192. arm_ratio = (div >> 0) & 0x7;
  193. arm2_ratio = (div >> 28) & 0x7;
  194. armclk = get_pll_clk(APLL) / (arm_ratio + 1);
  195. armclk /= (arm2_ratio + 1);
  196. return armclk;
  197. }
  198. /* exynos4: return pwm clock frequency */
  199. static unsigned long exynos4_get_pwm_clk(void)
  200. {
  201. struct exynos4_clock *clk =
  202. (struct exynos4_clock *)samsung_get_base_clock();
  203. unsigned long pclk, sclk;
  204. unsigned int sel;
  205. unsigned int ratio;
  206. if (s5p_get_cpu_rev() == 0) {
  207. /*
  208. * CLK_SRC_PERIL0
  209. * PWM_SEL [27:24]
  210. */
  211. sel = readl(&clk->src_peril0);
  212. sel = (sel >> 24) & 0xf;
  213. if (sel == 0x6)
  214. sclk = get_pll_clk(MPLL);
  215. else if (sel == 0x7)
  216. sclk = get_pll_clk(EPLL);
  217. else if (sel == 0x8)
  218. sclk = get_pll_clk(VPLL);
  219. else
  220. return 0;
  221. /*
  222. * CLK_DIV_PERIL3
  223. * PWM_RATIO [3:0]
  224. */
  225. ratio = readl(&clk->div_peril3);
  226. ratio = ratio & 0xf;
  227. } else if (s5p_get_cpu_rev() == 1) {
  228. sclk = get_pll_clk(MPLL);
  229. ratio = 8;
  230. } else
  231. return 0;
  232. pclk = sclk / (ratio + 1);
  233. return pclk;
  234. }
  235. /* exynos5: return pwm clock frequency */
  236. static unsigned long exynos5_get_pwm_clk(void)
  237. {
  238. struct exynos5_clock *clk =
  239. (struct exynos5_clock *)samsung_get_base_clock();
  240. unsigned long pclk, sclk;
  241. unsigned int ratio;
  242. /*
  243. * CLK_DIV_PERIC3
  244. * PWM_RATIO [3:0]
  245. */
  246. ratio = readl(&clk->div_peric3);
  247. ratio = ratio & 0xf;
  248. sclk = get_pll_clk(MPLL);
  249. pclk = sclk / (ratio + 1);
  250. return pclk;
  251. }
  252. /* exynos4: return uart clock frequency */
  253. static unsigned long exynos4_get_uart_clk(int dev_index)
  254. {
  255. struct exynos4_clock *clk =
  256. (struct exynos4_clock *)samsung_get_base_clock();
  257. unsigned long uclk, sclk;
  258. unsigned int sel;
  259. unsigned int ratio;
  260. /*
  261. * CLK_SRC_PERIL0
  262. * UART0_SEL [3:0]
  263. * UART1_SEL [7:4]
  264. * UART2_SEL [8:11]
  265. * UART3_SEL [12:15]
  266. * UART4_SEL [16:19]
  267. * UART5_SEL [23:20]
  268. */
  269. sel = readl(&clk->src_peril0);
  270. sel = (sel >> (dev_index << 2)) & 0xf;
  271. if (sel == 0x6)
  272. sclk = get_pll_clk(MPLL);
  273. else if (sel == 0x7)
  274. sclk = get_pll_clk(EPLL);
  275. else if (sel == 0x8)
  276. sclk = get_pll_clk(VPLL);
  277. else
  278. return 0;
  279. /*
  280. * CLK_DIV_PERIL0
  281. * UART0_RATIO [3:0]
  282. * UART1_RATIO [7:4]
  283. * UART2_RATIO [8:11]
  284. * UART3_RATIO [12:15]
  285. * UART4_RATIO [16:19]
  286. * UART5_RATIO [23:20]
  287. */
  288. ratio = readl(&clk->div_peril0);
  289. ratio = (ratio >> (dev_index << 2)) & 0xf;
  290. uclk = sclk / (ratio + 1);
  291. return uclk;
  292. }
  293. /* exynos5: return uart clock frequency */
  294. static unsigned long exynos5_get_uart_clk(int dev_index)
  295. {
  296. struct exynos5_clock *clk =
  297. (struct exynos5_clock *)samsung_get_base_clock();
  298. unsigned long uclk, sclk;
  299. unsigned int sel;
  300. unsigned int ratio;
  301. /*
  302. * CLK_SRC_PERIC0
  303. * UART0_SEL [3:0]
  304. * UART1_SEL [7:4]
  305. * UART2_SEL [8:11]
  306. * UART3_SEL [12:15]
  307. * UART4_SEL [16:19]
  308. * UART5_SEL [23:20]
  309. */
  310. sel = readl(&clk->src_peric0);
  311. sel = (sel >> (dev_index << 2)) & 0xf;
  312. if (sel == 0x6)
  313. sclk = get_pll_clk(MPLL);
  314. else if (sel == 0x7)
  315. sclk = get_pll_clk(EPLL);
  316. else if (sel == 0x8)
  317. sclk = get_pll_clk(VPLL);
  318. else
  319. return 0;
  320. /*
  321. * CLK_DIV_PERIC0
  322. * UART0_RATIO [3:0]
  323. * UART1_RATIO [7:4]
  324. * UART2_RATIO [8:11]
  325. * UART3_RATIO [12:15]
  326. * UART4_RATIO [16:19]
  327. * UART5_RATIO [23:20]
  328. */
  329. ratio = readl(&clk->div_peric0);
  330. ratio = (ratio >> (dev_index << 2)) & 0xf;
  331. uclk = sclk / (ratio + 1);
  332. return uclk;
  333. }
  334. /* exynos4: set the mmc clock */
  335. static void exynos4_set_mmc_clk(int dev_index, unsigned int div)
  336. {
  337. struct exynos4_clock *clk =
  338. (struct exynos4_clock *)samsung_get_base_clock();
  339. unsigned int addr;
  340. unsigned int val;
  341. /*
  342. * CLK_DIV_FSYS1
  343. * MMC0_PRE_RATIO [15:8], MMC1_PRE_RATIO [31:24]
  344. * CLK_DIV_FSYS2
  345. * MMC2_PRE_RATIO [15:8], MMC3_PRE_RATIO [31:24]
  346. */
  347. if (dev_index < 2) {
  348. addr = (unsigned int)&clk->div_fsys1;
  349. } else {
  350. addr = (unsigned int)&clk->div_fsys2;
  351. dev_index -= 2;
  352. }
  353. val = readl(addr);
  354. val &= ~(0xff << ((dev_index << 4) + 8));
  355. val |= (div & 0xff) << ((dev_index << 4) + 8);
  356. writel(val, addr);
  357. }
  358. /* exynos5: set the mmc clock */
  359. static void exynos5_set_mmc_clk(int dev_index, unsigned int div)
  360. {
  361. struct exynos5_clock *clk =
  362. (struct exynos5_clock *)samsung_get_base_clock();
  363. unsigned int addr;
  364. unsigned int val;
  365. /*
  366. * CLK_DIV_FSYS1
  367. * MMC0_PRE_RATIO [15:8], MMC1_PRE_RATIO [31:24]
  368. * CLK_DIV_FSYS2
  369. * MMC2_PRE_RATIO [15:8], MMC3_PRE_RATIO [31:24]
  370. */
  371. if (dev_index < 2) {
  372. addr = (unsigned int)&clk->div_fsys1;
  373. } else {
  374. addr = (unsigned int)&clk->div_fsys2;
  375. dev_index -= 2;
  376. }
  377. val = readl(addr);
  378. val &= ~(0xff << ((dev_index << 4) + 8));
  379. val |= (div & 0xff) << ((dev_index << 4) + 8);
  380. writel(val, addr);
  381. }
  382. /* get_lcd_clk: return lcd clock frequency */
  383. static unsigned long exynos4_get_lcd_clk(void)
  384. {
  385. struct exynos4_clock *clk =
  386. (struct exynos4_clock *)samsung_get_base_clock();
  387. unsigned long pclk, sclk;
  388. unsigned int sel;
  389. unsigned int ratio;
  390. /*
  391. * CLK_SRC_LCD0
  392. * FIMD0_SEL [3:0]
  393. */
  394. sel = readl(&clk->src_lcd0);
  395. sel = sel & 0xf;
  396. /*
  397. * 0x6: SCLK_MPLL
  398. * 0x7: SCLK_EPLL
  399. * 0x8: SCLK_VPLL
  400. */
  401. if (sel == 0x6)
  402. sclk = get_pll_clk(MPLL);
  403. else if (sel == 0x7)
  404. sclk = get_pll_clk(EPLL);
  405. else if (sel == 0x8)
  406. sclk = get_pll_clk(VPLL);
  407. else
  408. return 0;
  409. /*
  410. * CLK_DIV_LCD0
  411. * FIMD0_RATIO [3:0]
  412. */
  413. ratio = readl(&clk->div_lcd0);
  414. ratio = ratio & 0xf;
  415. pclk = sclk / (ratio + 1);
  416. return pclk;
  417. }
  418. void exynos4_set_lcd_clk(void)
  419. {
  420. struct exynos4_clock *clk =
  421. (struct exynos4_clock *)samsung_get_base_clock();
  422. unsigned int cfg = 0;
  423. /*
  424. * CLK_GATE_BLOCK
  425. * CLK_CAM [0]
  426. * CLK_TV [1]
  427. * CLK_MFC [2]
  428. * CLK_G3D [3]
  429. * CLK_LCD0 [4]
  430. * CLK_LCD1 [5]
  431. * CLK_GPS [7]
  432. */
  433. cfg = readl(&clk->gate_block);
  434. cfg |= 1 << 4;
  435. writel(cfg, &clk->gate_block);
  436. /*
  437. * CLK_SRC_LCD0
  438. * FIMD0_SEL [3:0]
  439. * MDNIE0_SEL [7:4]
  440. * MDNIE_PWM0_SEL [8:11]
  441. * MIPI0_SEL [12:15]
  442. * set lcd0 src clock 0x6: SCLK_MPLL
  443. */
  444. cfg = readl(&clk->src_lcd0);
  445. cfg &= ~(0xf);
  446. cfg |= 0x6;
  447. writel(cfg, &clk->src_lcd0);
  448. /*
  449. * CLK_GATE_IP_LCD0
  450. * CLK_FIMD0 [0]
  451. * CLK_MIE0 [1]
  452. * CLK_MDNIE0 [2]
  453. * CLK_DSIM0 [3]
  454. * CLK_SMMUFIMD0 [4]
  455. * CLK_PPMULCD0 [5]
  456. * Gating all clocks for FIMD0
  457. */
  458. cfg = readl(&clk->gate_ip_lcd0);
  459. cfg |= 1 << 0;
  460. writel(cfg, &clk->gate_ip_lcd0);
  461. /*
  462. * CLK_DIV_LCD0
  463. * FIMD0_RATIO [3:0]
  464. * MDNIE0_RATIO [7:4]
  465. * MDNIE_PWM0_RATIO [11:8]
  466. * MDNIE_PWM_PRE_RATIO [15:12]
  467. * MIPI0_RATIO [19:16]
  468. * MIPI0_PRE_RATIO [23:20]
  469. * set fimd ratio
  470. */
  471. cfg &= ~(0xf);
  472. cfg |= 0x1;
  473. writel(cfg, &clk->div_lcd0);
  474. }
  475. void exynos4_set_mipi_clk(void)
  476. {
  477. struct exynos4_clock *clk =
  478. (struct exynos4_clock *)samsung_get_base_clock();
  479. unsigned int cfg = 0;
  480. /*
  481. * CLK_SRC_LCD0
  482. * FIMD0_SEL [3:0]
  483. * MDNIE0_SEL [7:4]
  484. * MDNIE_PWM0_SEL [8:11]
  485. * MIPI0_SEL [12:15]
  486. * set mipi0 src clock 0x6: SCLK_MPLL
  487. */
  488. cfg = readl(&clk->src_lcd0);
  489. cfg &= ~(0xf << 12);
  490. cfg |= (0x6 << 12);
  491. writel(cfg, &clk->src_lcd0);
  492. /*
  493. * CLK_SRC_MASK_LCD0
  494. * FIMD0_MASK [0]
  495. * MDNIE0_MASK [4]
  496. * MDNIE_PWM0_MASK [8]
  497. * MIPI0_MASK [12]
  498. * set src mask mipi0 0x1: Unmask
  499. */
  500. cfg = readl(&clk->src_mask_lcd0);
  501. cfg |= (0x1 << 12);
  502. writel(cfg, &clk->src_mask_lcd0);
  503. /*
  504. * CLK_GATE_IP_LCD0
  505. * CLK_FIMD0 [0]
  506. * CLK_MIE0 [1]
  507. * CLK_MDNIE0 [2]
  508. * CLK_DSIM0 [3]
  509. * CLK_SMMUFIMD0 [4]
  510. * CLK_PPMULCD0 [5]
  511. * Gating all clocks for MIPI0
  512. */
  513. cfg = readl(&clk->gate_ip_lcd0);
  514. cfg |= 1 << 3;
  515. writel(cfg, &clk->gate_ip_lcd0);
  516. /*
  517. * CLK_DIV_LCD0
  518. * FIMD0_RATIO [3:0]
  519. * MDNIE0_RATIO [7:4]
  520. * MDNIE_PWM0_RATIO [11:8]
  521. * MDNIE_PWM_PRE_RATIO [15:12]
  522. * MIPI0_RATIO [19:16]
  523. * MIPI0_PRE_RATIO [23:20]
  524. * set mipi ratio
  525. */
  526. cfg &= ~(0xf << 16);
  527. cfg |= (0x1 << 16);
  528. writel(cfg, &clk->div_lcd0);
  529. }
  530. /*
  531. * I2C
  532. *
  533. * exynos5: obtaining the I2C clock
  534. */
  535. static unsigned long exynos5_get_i2c_clk(void)
  536. {
  537. struct exynos5_clock *clk =
  538. (struct exynos5_clock *)samsung_get_base_clock();
  539. unsigned long aclk_66, aclk_66_pre, sclk;
  540. unsigned int ratio;
  541. sclk = get_pll_clk(MPLL);
  542. ratio = (readl(&clk->div_top1)) >> 24;
  543. ratio &= 0x7;
  544. aclk_66_pre = sclk / (ratio + 1);
  545. ratio = readl(&clk->div_top0);
  546. ratio &= 0x7;
  547. aclk_66 = aclk_66_pre / (ratio + 1);
  548. return aclk_66;
  549. }
  550. unsigned long get_pll_clk(int pllreg)
  551. {
  552. if (cpu_is_exynos5())
  553. return exynos5_get_pll_clk(pllreg);
  554. else
  555. return exynos4_get_pll_clk(pllreg);
  556. }
  557. unsigned long get_arm_clk(void)
  558. {
  559. if (cpu_is_exynos5())
  560. return exynos5_get_arm_clk();
  561. else
  562. return exynos4_get_arm_clk();
  563. }
  564. unsigned long get_i2c_clk(void)
  565. {
  566. if (cpu_is_exynos5()) {
  567. return exynos5_get_i2c_clk();
  568. } else {
  569. debug("I2C clock is not set for this CPU\n");
  570. return 0;
  571. }
  572. }
  573. unsigned long get_pwm_clk(void)
  574. {
  575. if (cpu_is_exynos5())
  576. return exynos5_get_pwm_clk();
  577. else
  578. return exynos4_get_pwm_clk();
  579. }
  580. unsigned long get_uart_clk(int dev_index)
  581. {
  582. if (cpu_is_exynos5())
  583. return exynos5_get_uart_clk(dev_index);
  584. else
  585. return exynos4_get_uart_clk(dev_index);
  586. }
  587. void set_mmc_clk(int dev_index, unsigned int div)
  588. {
  589. if (cpu_is_exynos5())
  590. exynos5_set_mmc_clk(dev_index, div);
  591. else
  592. exynos4_set_mmc_clk(dev_index, div);
  593. }
  594. unsigned long get_lcd_clk(void)
  595. {
  596. if (cpu_is_exynos4())
  597. return exynos4_get_lcd_clk();
  598. else
  599. return 0;
  600. }
  601. void set_lcd_clk(void)
  602. {
  603. if (cpu_is_exynos4())
  604. exynos4_set_lcd_clk();
  605. }
  606. void set_mipi_clk(void)
  607. {
  608. if (cpu_is_exynos4())
  609. exynos4_set_mipi_clk();
  610. }