PPChameleonEVB.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699
  1. /*
  2. * (C) Copyright 2003
  3. * DAVE Srl
  4. *
  5. * http://www.dave-tech.it
  6. * http://www.wawnet.biz
  7. * mailto:info@wawnet.biz
  8. *
  9. * Credits: Stefan Roese, Wolfgang Denk
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * board/config.h - configuration options, board specific
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. #define CONFIG_PPCHAMELEON_MODULE_BA 0 /* Basic Model */
  32. #define CONFIG_PPCHAMELEON_MODULE_ME 1 /* Medium Model */
  33. #define CONFIG_PPCHAMELEON_MODULE_HI 2 /* High-End Model */
  34. #ifndef CONFIG_PPCHAMELEON_MODULE_MODEL
  35. #define CONFIG_PPCHAMELEON_MODULE_MODEL CONFIG_PPCHAMELEON_MODULE_BA
  36. #endif
  37. /*
  38. * Debug stuff
  39. */
  40. #undef __DEBUG_START_FROM_SRAM__
  41. #define __DISABLE_MACHINE_EXCEPTION__
  42. #ifdef __DEBUG_START_FROM_SRAM__
  43. #define CFG_DUMMY_FLASH_SIZE 1024*1024*4
  44. #endif
  45. /*
  46. * High Level Configuration Options
  47. * (easy to change)
  48. */
  49. #define CONFIG_405EP 1 /* This is a PPC405 CPU */
  50. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  51. #define CONFIG_PPCHAMELEONEVB 1 /* ...on a PPChameleonEVB board */
  52. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  53. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  54. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  55. #define CONFIG_BAUDRATE 115200
  56. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  57. #undef CONFIG_BOOTARGS
  58. /* Ethernet stuff */
  59. #define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
  60. #define CONFIG_ETHADDR 00:50:c2:1e:af:fe
  61. #define CONFIG_ETH1ADDR 00:50:c2:1e:af:fd
  62. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  63. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  64. #undef CONFIG_EXT_PHY
  65. #define CONFIG_MII 1 /* MII PHY management */
  66. #ifndef CONFIG_EXT_PHY
  67. #define CONFIG_PHY_ADDR 1 /* PHY address */
  68. #else
  69. #define CONFIG_PHY_ADDR 2 /* PHY address */
  70. #endif
  71. #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
  72. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  73. CFG_CMD_DATE | \
  74. CFG_CMD_ELF | \
  75. CFG_CMD_EEPROM | \
  76. CFG_CMD_I2C | \
  77. CFG_CMD_IRQ | \
  78. CFG_CMD_JFFS2 | \
  79. CFG_CMD_MII | \
  80. CFG_CMD_NAND | \
  81. CFG_CMD_PCI )
  82. #define CONFIG_MAC_PARTITION
  83. #define CONFIG_DOS_PARTITION
  84. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  85. #include <cmd_confdefs.h>
  86. #undef CONFIG_WATCHDOG /* watchdog disabled */
  87. #define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
  88. #define CFG_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
  89. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  90. /*
  91. * Miscellaneous configurable options
  92. */
  93. #define CFG_LONGHELP /* undef to save memory */
  94. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  95. #undef CFG_HUSH_PARSER /* use "hush" command parser */
  96. #ifdef CFG_HUSH_PARSER
  97. #define CFG_PROMPT_HUSH_PS2 "> "
  98. #endif
  99. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  100. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  101. #else
  102. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  103. #endif
  104. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  105. #define CFG_MAXARGS 16 /* max number of command args */
  106. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  107. #define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
  108. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  109. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  110. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  111. #undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
  112. #define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
  113. #define CFG_BASE_BAUD 691200
  114. /* The following table includes the supported baudrates */
  115. #define CFG_BAUDRATE_TABLE \
  116. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  117. 57600, 115200, 230400, 460800, 921600 }
  118. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  119. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  120. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  121. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  122. /*-----------------------------------------------------------------------
  123. * NAND-FLASH stuff
  124. *-----------------------------------------------------------------------
  125. */
  126. #define CFG_NAND0_BASE 0xFF400000
  127. #define CFG_NAND1_BASE 0xFF000000
  128. #define CFG_MAX_NAND_DEVICE 2 /* Max number of NAND devices */
  129. #define SECTORSIZE 512
  130. #define NAND_NO_RB
  131. #define ADDR_COLUMN 1
  132. #define ADDR_PAGE 2
  133. #define ADDR_COLUMN_PAGE 3
  134. #define NAND_ChipID_UNKNOWN 0x00
  135. #define NAND_MAX_FLOORS 1
  136. #define NAND_MAX_CHIPS 1
  137. #define CFG_NAND0_CE (0x80000000 >> 1) /* our CE is GPIO1 */
  138. #define CFG_NAND0_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
  139. #define CFG_NAND0_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
  140. #define CFG_NAND0_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
  141. #define CFG_NAND1_CE (0x80000000 >> 14) /* our CE is GPIO14 */
  142. #define CFG_NAND1_CLE (0x80000000 >> 15) /* our CLE is GPIO15 */
  143. #define CFG_NAND1_ALE (0x80000000 >> 16) /* our ALE is GPIO16 */
  144. #define CFG_NAND1_RDY (0x80000000 >> 31) /* our RDY is GPIO31 */
  145. #define NAND_DISABLE_CE(nand) do \
  146. { \
  147. switch((unsigned long)(((struct nand_chip *)nand)->IO_ADDR)) \
  148. { \
  149. case CFG_NAND0_BASE: \
  150. out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_CE); \
  151. break; \
  152. case CFG_NAND1_BASE: \
  153. out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_CE); \
  154. break; \
  155. } \
  156. } while(0)
  157. #define NAND_ENABLE_CE(nand) do \
  158. { \
  159. switch((unsigned long)(((struct nand_chip *)nand)->IO_ADDR)) \
  160. { \
  161. case CFG_NAND0_BASE: \
  162. out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_CE); \
  163. break; \
  164. case CFG_NAND1_BASE: \
  165. out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_CE); \
  166. break; \
  167. } \
  168. } while(0)
  169. #define NAND_CTL_CLRALE(nandptr) do \
  170. { \
  171. switch((unsigned long)nandptr) \
  172. { \
  173. case CFG_NAND0_BASE: \
  174. out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_ALE); \
  175. break; \
  176. case CFG_NAND1_BASE: \
  177. out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_ALE); \
  178. break; \
  179. } \
  180. } while(0)
  181. #define NAND_CTL_SETALE(nandptr) do \
  182. { \
  183. switch((unsigned long)nandptr) \
  184. { \
  185. case CFG_NAND0_BASE: \
  186. out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_ALE); \
  187. break; \
  188. case CFG_NAND1_BASE: \
  189. out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_ALE); \
  190. break; \
  191. } \
  192. } while(0)
  193. #define NAND_CTL_CLRCLE(nandptr) do \
  194. { \
  195. switch((unsigned long)nandptr) \
  196. { \
  197. case CFG_NAND0_BASE: \
  198. out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_CLE); \
  199. break; \
  200. case CFG_NAND1_BASE: \
  201. out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_CLE); \
  202. break; \
  203. } \
  204. } while(0)
  205. #define NAND_CTL_SETCLE(nandptr) do { \
  206. switch((unsigned long)nandptr) { \
  207. case CFG_NAND0_BASE: \
  208. out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_CLE); \
  209. break; \
  210. case CFG_NAND1_BASE: \
  211. out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_CLE); \
  212. break; \
  213. } \
  214. } while(0)
  215. #ifdef NAND_NO_RB
  216. /* constant delay (see also tR in the datasheet) */
  217. #define NAND_WAIT_READY(nand) do { \
  218. udelay(12); \
  219. } while (0)
  220. #else
  221. /* use the R/B pin */
  222. /* TBD */
  223. #endif
  224. #define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
  225. #define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
  226. #define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
  227. #define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
  228. /*-----------------------------------------------------------------------
  229. * PCI stuff
  230. *-----------------------------------------------------------------------
  231. */
  232. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  233. #define PCI_HOST_FORCE 1 /* configure as pci host */
  234. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  235. #define CONFIG_PCI /* include pci support */
  236. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  237. #undef CONFIG_PCI_PNP /* do pci plug-and-play */
  238. /* resource configuration */
  239. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  240. #define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  241. #define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
  242. #define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
  243. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  244. #define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
  245. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  246. #define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
  247. #define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
  248. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  249. /*-----------------------------------------------------------------------
  250. * Start addresses for the final memory configuration
  251. * (Set up by the startup code)
  252. * Please note that CFG_SDRAM_BASE _must_ start at 0
  253. */
  254. #define CFG_SDRAM_BASE 0x00000000
  255. #define CFG_FLASH_BASE 0xFFFC0000
  256. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  257. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  258. #define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
  259. /*
  260. * For booting Linux, the board info and command line data
  261. * have to be in the first 8 MB of memory, since this is
  262. * the maximum mapped by the Linux kernel during initialization.
  263. */
  264. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  265. /*-----------------------------------------------------------------------
  266. * FLASH organization
  267. */
  268. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  269. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  270. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  271. #define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
  272. #define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  273. #define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  274. #define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  275. /*
  276. * The following defines are added for buggy IOP480 byte interface.
  277. * All other boards should use the standard values (CPCI405 etc.)
  278. */
  279. #define CFG_FLASH_READ0 0x0000 /* 0 is standard */
  280. #define CFG_FLASH_READ1 0x0001 /* 1 is standard */
  281. #define CFG_FLASH_READ2 0x0002 /* 2 is standard */
  282. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  283. #if 0 /* test-only */
  284. #define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
  285. #define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
  286. #endif
  287. /*-----------------------------------------------------------------------
  288. * Environment Variable setup
  289. */
  290. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  291. #define CFG_ENV_ADDR 0xFFFF8000 /* environment starts at the first small sector */
  292. #define CFG_ENV_SECT_SIZE 0x2000 /* 8196 bytes may be used for env vars*/
  293. #define CFG_ENV_ADDR_REDUND 0xFFFFA000
  294. #define CFG_ENV_SIZE_REDUND 0x2000
  295. #define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
  296. #define CFG_NVRAM_SIZE 242 /* NVRAM size */
  297. /*-----------------------------------------------------------------------
  298. * I2C EEPROM (CAT24WC16) for environment
  299. */
  300. #define CONFIG_HARD_I2C /* I2c with hardware support */
  301. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  302. #define CFG_I2C_SLAVE 0x7F
  303. #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  304. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  305. /* mask of address bits that overflow into the "EEPROM chip address" */
  306. /*#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07*/
  307. #define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  308. /* 16 byte page write mode using*/
  309. /* last 4 bits of the address */
  310. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  311. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  312. /*-----------------------------------------------------------------------
  313. * Cache Configuration
  314. */
  315. #define CFG_DCACHE_SIZE 16384 /* For IBM 405 CPUs, older 405 ppc's */
  316. /* have only 8kB, 16kB is save here */
  317. #define CFG_CACHELINE_SIZE 32 /* ... */
  318. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  319. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  320. #endif
  321. /*
  322. * Init Memory Controller:
  323. *
  324. * BR0/1 and OR0/1 (FLASH)
  325. */
  326. #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
  327. /*-----------------------------------------------------------------------
  328. * External Bus Controller (EBC) Setup
  329. */
  330. /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
  331. #define CFG_EBC_PB0AP 0x92015480
  332. #define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  333. /* Memory Bank 1 (External SRAM) initialization */
  334. /* Since this must replace NOR Flash, we use the same settings for CS0 */
  335. #define CFG_EBC_PB1AP 0x92015480
  336. #define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
  337. /* Memory Bank 2 (Flash Bank 1, NAND-FLASH) initialization */
  338. #define CFG_EBC_PB2AP 0x92015480
  339. #define CFG_EBC_PB2CR 0xFF458000 /* BAS=0xFF4,BS=4MB,BU=R/W,BW=8bit */
  340. /* Memory Bank 3 (Flash Bank 2, NAND-FLASH) initialization */
  341. #define CFG_EBC_PB3AP 0x92015480
  342. #define CFG_EBC_PB3CR 0xFF058000 /* BAS=0xFF0,BS=4MB,BU=R/W,BW=8bit */
  343. #if 0 /* Roese */
  344. /* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
  345. #define CFG_EBC_PB1AP 0x92015480
  346. #define CFG_EBC_PB1CR 0xFF858000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
  347. /* Memory Bank 2 (CAN0, 1) initialization */
  348. #define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  349. #define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  350. /* Memory Bank 3 (CompactFlash IDE) initialization */
  351. #define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  352. #define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
  353. /* Memory Bank 4 (NVRAM/RTC) initialization */
  354. #define CFG_EBC_PB4AP 0x01005280 /* TWT=2,WBN=1,WBF=1,TH=1,SOR=1 */
  355. #define CFG_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
  356. #endif
  357. /*-----------------------------------------------------------------------
  358. * FPGA stuff
  359. */
  360. /* FPGA internal regs */
  361. #define CFG_FPGA_MODE 0x00
  362. #define CFG_FPGA_STATUS 0x02
  363. #define CFG_FPGA_TS 0x04
  364. #define CFG_FPGA_TS_LOW 0x06
  365. #define CFG_FPGA_TS_CAP0 0x10
  366. #define CFG_FPGA_TS_CAP0_LOW 0x12
  367. #define CFG_FPGA_TS_CAP1 0x14
  368. #define CFG_FPGA_TS_CAP1_LOW 0x16
  369. #define CFG_FPGA_TS_CAP2 0x18
  370. #define CFG_FPGA_TS_CAP2_LOW 0x1a
  371. #define CFG_FPGA_TS_CAP3 0x1c
  372. #define CFG_FPGA_TS_CAP3_LOW 0x1e
  373. /* FPGA Mode Reg */
  374. #define CFG_FPGA_MODE_CF_RESET 0x0001
  375. #define CFG_FPGA_MODE_TS_IRQ_ENABLE 0x0100
  376. #define CFG_FPGA_MODE_TS_IRQ_CLEAR 0x1000
  377. #define CFG_FPGA_MODE_TS_CLEAR 0x2000
  378. /* FPGA Status Reg */
  379. #define CFG_FPGA_STATUS_DIP0 0x0001
  380. #define CFG_FPGA_STATUS_DIP1 0x0002
  381. #define CFG_FPGA_STATUS_DIP2 0x0004
  382. #define CFG_FPGA_STATUS_FLASH 0x0008
  383. #define CFG_FPGA_STATUS_TS_IRQ 0x1000
  384. #define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
  385. #define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
  386. /* FPGA program pin configuration */
  387. #define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
  388. #define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
  389. #define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
  390. #define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
  391. #define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
  392. /*-----------------------------------------------------------------------
  393. * Definitions for initial stack pointer and data area (in data cache)
  394. */
  395. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  396. #define CFG_TEMP_STACK_OCM 1
  397. /* On Chip Memory location */
  398. #define CFG_OCM_DATA_ADDR 0xF8000000
  399. #define CFG_OCM_DATA_SIZE 0x1000
  400. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
  401. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  402. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  403. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  404. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  405. /*-----------------------------------------------------------------------
  406. * Definitions for GPIO setup (PPC405EP specific)
  407. *
  408. * GPIO0[0] - External Bus Controller BLAST output
  409. * GPIO0[1-9] - Instruction trace outputs -> GPIO
  410. * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
  411. * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
  412. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  413. * GPIO0[24-27] - UART0 control signal inputs/outputs
  414. * GPIO0[28-29] - UART1 data signal input/output
  415. * GPIO0[30] - EMAC0 input
  416. * GPIO0[31] - EMAC1 reject packet as output
  417. */
  418. #define CFG_GPIO0_OSRH 0x40000550
  419. #define CFG_GPIO0_OSRL 0x00000110
  420. #define CFG_GPIO0_ISR1H 0x00000000
  421. /*#define CFG_GPIO0_ISR1L 0x15555445*/
  422. #define CFG_GPIO0_ISR1L 0x15555444
  423. #define CFG_GPIO0_TSRH 0x00000000
  424. #define CFG_GPIO0_TSRL 0x00000000
  425. #define CFG_GPIO0_TCR 0xF7FF8014
  426. /*
  427. * Internal Definitions
  428. *
  429. * Boot Flags
  430. */
  431. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  432. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  433. #define CONFIG_NO_SERIAL_EEPROM
  434. /*#undef CONFIG_NO_SERIAL_EEPROM*/
  435. /*--------------------------------------------------------------------*/
  436. #ifdef CONFIG_NO_SERIAL_EEPROM
  437. /*
  438. !-----------------------------------------------------------------------
  439. ! Defines for entry options.
  440. ! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
  441. ! are plugged in the board will be utilized as non-ECC DIMMs.
  442. !-----------------------------------------------------------------------
  443. */
  444. #undef AUTO_MEMORY_CONFIG
  445. #define DIMM_READ_ADDR 0xAB
  446. #define DIMM_WRITE_ADDR 0xAA
  447. #define CPC0_PLLMR0 (CNTRL_DCR_BASE+0x0) /* PLL mode 0 register */
  448. #define CPC0_BOOT (CNTRL_DCR_BASE+0x1) /* Chip Clock Status register */
  449. #define CPC0_CR1 (CNTRL_DCR_BASE+0x2) /* Chip Control 1 register */
  450. #define CPC0_EPRCSR (CNTRL_DCR_BASE+0x3) /* EMAC PHY Rcv Clk Src register */
  451. #define CPC0_PLLMR1 (CNTRL_DCR_BASE+0x4) /* PLL mode 1 register */
  452. #define CPC0_UCR (CNTRL_DCR_BASE+0x5) /* UART Control register */
  453. #define CPC0_SRR (CNTRL_DCR_BASE+0x6) /* Soft Reset register */
  454. #define CPC0_JTAGID (CNTRL_DCR_BASE+0x7) /* JTAG ID register */
  455. #define CPC0_SPARE (CNTRL_DCR_BASE+0x8) /* Spare DCR */
  456. #define CPC0_PCI (CNTRL_DCR_BASE+0x9) /* PCI Control register */
  457. /* Defines for CPC0_PLLMR1 Register fields */
  458. #define PLL_ACTIVE 0x80000000
  459. #define CPC0_PLLMR1_SSCS 0x80000000
  460. #define PLL_RESET 0x40000000
  461. #define CPC0_PLLMR1_PLLR 0x40000000
  462. /* Feedback multiplier */
  463. #define PLL_FBKDIV 0x00F00000
  464. #define CPC0_PLLMR1_FBDV 0x00F00000
  465. #define PLL_FBKDIV_16 0x00000000
  466. #define PLL_FBKDIV_1 0x00100000
  467. #define PLL_FBKDIV_2 0x00200000
  468. #define PLL_FBKDIV_3 0x00300000
  469. #define PLL_FBKDIV_4 0x00400000
  470. #define PLL_FBKDIV_5 0x00500000
  471. #define PLL_FBKDIV_6 0x00600000
  472. #define PLL_FBKDIV_7 0x00700000
  473. #define PLL_FBKDIV_8 0x00800000
  474. #define PLL_FBKDIV_9 0x00900000
  475. #define PLL_FBKDIV_10 0x00A00000
  476. #define PLL_FBKDIV_11 0x00B00000
  477. #define PLL_FBKDIV_12 0x00C00000
  478. #define PLL_FBKDIV_13 0x00D00000
  479. #define PLL_FBKDIV_14 0x00E00000
  480. #define PLL_FBKDIV_15 0x00F00000
  481. /* Forward A divisor */
  482. #define PLL_FWDDIVA 0x00070000
  483. #define CPC0_PLLMR1_FWDVA 0x00070000
  484. #define PLL_FWDDIVA_8 0x00000000
  485. #define PLL_FWDDIVA_7 0x00010000
  486. #define PLL_FWDDIVA_6 0x00020000
  487. #define PLL_FWDDIVA_5 0x00030000
  488. #define PLL_FWDDIVA_4 0x00040000
  489. #define PLL_FWDDIVA_3 0x00050000
  490. #define PLL_FWDDIVA_2 0x00060000
  491. #define PLL_FWDDIVA_1 0x00070000
  492. /* Forward B divisor */
  493. #define PLL_FWDDIVB 0x00007000
  494. #define CPC0_PLLMR1_FWDVB 0x00007000
  495. #define PLL_FWDDIVB_8 0x00000000
  496. #define PLL_FWDDIVB_7 0x00001000
  497. #define PLL_FWDDIVB_6 0x00002000
  498. #define PLL_FWDDIVB_5 0x00003000
  499. #define PLL_FWDDIVB_4 0x00004000
  500. #define PLL_FWDDIVB_3 0x00005000
  501. #define PLL_FWDDIVB_2 0x00006000
  502. #define PLL_FWDDIVB_1 0x00007000
  503. /* PLL tune bits */
  504. #define PLL_TUNE_MASK 0x000003FF
  505. #define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */
  506. #define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */
  507. #define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */
  508. #define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */
  509. #define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */
  510. #define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */
  511. #define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */
  512. /* Defines for CPC0_PLLMR0 Register fields */
  513. /* CPU divisor */
  514. #define PLL_CPUDIV 0x00300000
  515. #define CPC0_PLLMR0_CCDV 0x00300000
  516. #define PLL_CPUDIV_1 0x00000000
  517. #define PLL_CPUDIV_2 0x00100000
  518. #define PLL_CPUDIV_3 0x00200000
  519. #define PLL_CPUDIV_4 0x00300000
  520. /* PLB divisor */
  521. #define PLL_PLBDIV 0x00030000
  522. #define CPC0_PLLMR0_CBDV 0x00030000
  523. #define PLL_PLBDIV_1 0x00000000
  524. #define PLL_PLBDIV_2 0x00010000
  525. #define PLL_PLBDIV_3 0x00020000
  526. #define PLL_PLBDIV_4 0x00030000
  527. /* OPB divisor */
  528. #define PLL_OPBDIV 0x00003000
  529. #define CPC0_PLLMR0_OPDV 0x00003000
  530. #define PLL_OPBDIV_1 0x00000000
  531. #define PLL_OPBDIV_2 0x00001000
  532. #define PLL_OPBDIV_3 0x00002000
  533. #define PLL_OPBDIV_4 0x00003000
  534. /* EBC divisor */
  535. #define PLL_EXTBUSDIV 0x00000300
  536. #define CPC0_PLLMR0_EPDV 0x00000300
  537. #define PLL_EXTBUSDIV_2 0x00000000
  538. #define PLL_EXTBUSDIV_3 0x00000100
  539. #define PLL_EXTBUSDIV_4 0x00000200
  540. #define PLL_EXTBUSDIV_5 0x00000300
  541. /* MAL divisor */
  542. #define PLL_MALDIV 0x00000030
  543. #define CPC0_PLLMR0_MPDV 0x00000030
  544. #define PLL_MALDIV_1 0x00000000
  545. #define PLL_MALDIV_2 0x00000010
  546. #define PLL_MALDIV_3 0x00000020
  547. #define PLL_MALDIV_4 0x00000030
  548. /* PCI divisor */
  549. #define PLL_PCIDIV 0x00000003
  550. #define CPC0_PLLMR0_PPFD 0x00000003
  551. #define PLL_PCIDIV_1 0x00000000
  552. #define PLL_PCIDIV_2 0x00000001
  553. #define PLL_PCIDIV_3 0x00000002
  554. #define PLL_PCIDIV_4 0x00000003
  555. /* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 33.3MHz input clock to the 405EP) */
  556. #define PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
  557. PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
  558. PLL_MALDIV_1 | PLL_PCIDIV_4)
  559. #define PLLMR1_133_133_33_66_33 (PLL_FBKDIV_4 | \
  560. PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
  561. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  562. #define PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  563. PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
  564. PLL_MALDIV_1 | PLL_PCIDIV_4)
  565. #define PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \
  566. PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
  567. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  568. #define PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  569. PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
  570. PLL_MALDIV_1 | PLL_PCIDIV_4)
  571. #define PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
  572. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  573. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  574. #define PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
  575. PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
  576. PLL_MALDIV_1 | PLL_PCIDIV_2)
  577. #define PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
  578. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  579. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
  580. #if (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_HI)
  581. /* Model HI */
  582. #define PLLMR0_DEFAULT PLLMR0_333_111_37_55_55
  583. #define PLLMR1_DEFAULT PLLMR1_333_111_37_55_55
  584. /* Model ME */
  585. #elif (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_ME)
  586. #define PLLMR0_DEFAULT PLLMR0_266_133_33_66_33
  587. #define PLLMR1_DEFAULT PLLMR1_266_133_33_66_33
  588. #else
  589. /* Model BA (default) */
  590. #define PLLMR0_DEFAULT PLLMR0_133_133_33_66_33
  591. #define PLLMR1_DEFAULT PLLMR1_133_133_33_66_33
  592. #endif
  593. #endif /* CONFIG_NO_SERIAL_EEPROM */
  594. #define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
  595. #define CONFIG_JFFS2_NAND_DEV 0 /* nand device jffs2 lives on */
  596. #define CONFIG_JFFS2_NAND_OFF 0 /* start of jffs2 partition */
  597. #define CONFIG_JFFS2_NAND_SIZE 2*1024*1024 /* size of jffs2 partition */
  598. #define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
  599. #endif /* __CONFIG_H */