start.S 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000 - 2003 Wolfgang Denk <wd@denx.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * U-Boot - Startup Code for MPC5xxx CPUs
  26. */
  27. #include <config.h>
  28. #include <mpc5xxx.h>
  29. #include <timestamp.h>
  30. #include <version.h>
  31. #define CONFIG_MPC5xxx 1 /* needed for Linux kernel header files */
  32. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  33. #include <ppc_asm.tmpl>
  34. #include <ppc_defs.h>
  35. #include <asm/cache.h>
  36. #include <asm/mmu.h>
  37. #ifndef CONFIG_IDENT_STRING
  38. #define CONFIG_IDENT_STRING ""
  39. #endif
  40. /* We don't want the MMU yet.
  41. */
  42. #undef MSR_KERNEL
  43. /* Floating Point enable, Machine Check and Recoverable Interr. */
  44. #ifdef DEBUG
  45. #define MSR_KERNEL (MSR_FP|MSR_RI)
  46. #else
  47. #define MSR_KERNEL (MSR_FP|MSR_ME|MSR_RI)
  48. #endif
  49. /*
  50. * Set up GOT: Global Offset Table
  51. *
  52. * Use r12 to access the GOT
  53. */
  54. START_GOT
  55. GOT_ENTRY(_GOT2_TABLE_)
  56. GOT_ENTRY(_FIXUP_TABLE_)
  57. GOT_ENTRY(_start)
  58. GOT_ENTRY(_start_of_vectors)
  59. GOT_ENTRY(_end_of_vectors)
  60. GOT_ENTRY(transfer_to_handler)
  61. GOT_ENTRY(__init_end)
  62. GOT_ENTRY(_end)
  63. GOT_ENTRY(__bss_start)
  64. END_GOT
  65. /*
  66. * Version string
  67. */
  68. .data
  69. .globl version_string
  70. version_string:
  71. .ascii U_BOOT_VERSION
  72. .ascii " (", U_BOOT_DATE, " - ", U_BOOT_TIME, ")"
  73. .ascii CONFIG_IDENT_STRING, "\0"
  74. /*
  75. * Exception vectors
  76. */
  77. .text
  78. . = EXC_OFF_SYS_RESET
  79. .globl _start
  80. _start:
  81. li r21, BOOTFLAG_COLD /* Normal Power-On */
  82. nop
  83. b boot_cold
  84. . = EXC_OFF_SYS_RESET + 0x10
  85. .globl _start_warm
  86. _start_warm:
  87. li r21, BOOTFLAG_WARM /* Software reboot */
  88. b boot_warm
  89. boot_cold:
  90. boot_warm:
  91. mfmsr r5 /* save msr contents */
  92. /* Move CSBoot and adjust instruction pointer */
  93. /*--------------------------------------------------------------*/
  94. #if defined(CONFIG_SYS_LOWBOOT)
  95. # if defined(CONFIG_SYS_RAMBOOT)
  96. # error CONFIG_SYS_LOWBOOT is incompatible with CONFIG_SYS_RAMBOOT
  97. # endif /* CONFIG_SYS_RAMBOOT */
  98. # if defined(CONFIG_MGT5100)
  99. # error CONFIG_SYS_LOWBOOT is incompatible with MGT5100
  100. # endif /* CONFIG_MGT5100 */
  101. lis r4, CONFIG_SYS_DEFAULT_MBAR@h
  102. lis r3, START_REG(CONFIG_SYS_BOOTCS_START)@h
  103. ori r3, r3, START_REG(CONFIG_SYS_BOOTCS_START)@l
  104. stw r3, 0x4(r4) /* CS0 start */
  105. lis r3, STOP_REG(CONFIG_SYS_BOOTCS_START, CONFIG_SYS_BOOTCS_SIZE)@h
  106. ori r3, r3, STOP_REG(CONFIG_SYS_BOOTCS_START, CONFIG_SYS_BOOTCS_SIZE)@l
  107. stw r3, 0x8(r4) /* CS0 stop */
  108. lis r3, 0x02010000@h
  109. ori r3, r3, 0x02010000@l
  110. stw r3, 0x54(r4) /* CS0 and Boot enable */
  111. lis r3, lowboot_reentry@h /* jump from bootlow address space (0x0000xxxx) */
  112. ori r3, r3, lowboot_reentry@l /* to the address space the linker used */
  113. mtlr r3
  114. blr
  115. lowboot_reentry:
  116. lis r3, START_REG(CONFIG_SYS_BOOTCS_START)@h
  117. ori r3, r3, START_REG(CONFIG_SYS_BOOTCS_START)@l
  118. stw r3, 0x4c(r4) /* Boot start */
  119. lis r3, STOP_REG(CONFIG_SYS_BOOTCS_START, CONFIG_SYS_BOOTCS_SIZE)@h
  120. ori r3, r3, STOP_REG(CONFIG_SYS_BOOTCS_START, CONFIG_SYS_BOOTCS_SIZE)@l
  121. stw r3, 0x50(r4) /* Boot stop */
  122. lis r3, 0x02000001@h
  123. ori r3, r3, 0x02000001@l
  124. stw r3, 0x54(r4) /* Boot enable, CS0 disable */
  125. #endif /* CONFIG_SYS_LOWBOOT */
  126. #if defined(CONFIG_SYS_DEFAULT_MBAR) && !defined(CONFIG_SYS_RAMBOOT)
  127. lis r3, CONFIG_SYS_MBAR@h
  128. ori r3, r3, CONFIG_SYS_MBAR@l
  129. #if defined(CONFIG_MPC5200)
  130. /* MBAR is mirrored into the MBAR SPR */
  131. mtspr MBAR,r3
  132. rlwinm r3, r3, 16, 16, 31
  133. #endif
  134. #if defined(CONFIG_MGT5100)
  135. rlwinm r3, r3, 17, 15, 31
  136. #endif
  137. lis r4, CONFIG_SYS_DEFAULT_MBAR@h
  138. stw r3, 0(r4)
  139. #endif /* CONFIG_SYS_DEFAULT_MBAR */
  140. /* Initialise the MPC5xxx processor core */
  141. /*--------------------------------------------------------------*/
  142. bl init_5xxx_core
  143. /* initialize some things that are hard to access from C */
  144. /*--------------------------------------------------------------*/
  145. /* set up stack in on-chip SRAM */
  146. lis r3, CONFIG_SYS_INIT_RAM_ADDR@h
  147. ori r3, r3, CONFIG_SYS_INIT_RAM_ADDR@l
  148. ori r1, r3, CONFIG_SYS_INIT_SP_OFFSET
  149. li r0, 0 /* Make room for stack frame header and */
  150. stwu r0, -4(r1) /* clear final stack frame so that */
  151. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  152. /* let the C-code set up the rest */
  153. /* */
  154. /* Be careful to keep code relocatable ! */
  155. /*--------------------------------------------------------------*/
  156. GET_GOT /* initialize GOT access */
  157. /* r3: IMMR */
  158. bl cpu_init_f /* run low-level CPU init code (in Flash)*/
  159. mr r3, r21
  160. /* r3: BOOTFLAG */
  161. bl board_init_f /* run 1st part of board init code (in Flash)*/
  162. /*
  163. * Vector Table
  164. */
  165. .globl _start_of_vectors
  166. _start_of_vectors:
  167. /* Machine check */
  168. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  169. /* Data Storage exception. */
  170. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  171. /* Instruction Storage exception. */
  172. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  173. /* External Interrupt exception. */
  174. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  175. /* Alignment exception. */
  176. . = 0x600
  177. Alignment:
  178. EXCEPTION_PROLOG(SRR0, SRR1)
  179. mfspr r4,DAR
  180. stw r4,_DAR(r21)
  181. mfspr r5,DSISR
  182. stw r5,_DSISR(r21)
  183. addi r3,r1,STACK_FRAME_OVERHEAD
  184. EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
  185. /* Program check exception */
  186. . = 0x700
  187. ProgramCheck:
  188. EXCEPTION_PROLOG(SRR0, SRR1)
  189. addi r3,r1,STACK_FRAME_OVERHEAD
  190. EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
  191. MSR_KERNEL, COPY_EE)
  192. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  193. /* I guess we could implement decrementer, and may have
  194. * to someday for timekeeping.
  195. */
  196. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  197. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  198. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  199. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  200. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  201. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  202. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  203. STD_EXCEPTION(0x1000, InstructionTLBMiss, UnknownException)
  204. STD_EXCEPTION(0x1100, DataLoadTLBMiss, UnknownException)
  205. STD_EXCEPTION(0x1200, DataStoreTLBMiss, UnknownException)
  206. #ifdef DEBUG
  207. . = 0x1300
  208. /*
  209. * This exception occurs when the program counter matches the
  210. * Instruction Address Breakpoint Register (IABR).
  211. *
  212. * I want the cpu to halt if this occurs so I can hunt around
  213. * with the debugger and look at things.
  214. *
  215. * When DEBUG is defined, both machine check enable (in the MSR)
  216. * and checkstop reset enable (in the reset mode register) are
  217. * turned off and so a checkstop condition will result in the cpu
  218. * halting.
  219. *
  220. * I force the cpu into a checkstop condition by putting an illegal
  221. * instruction here (at least this is the theory).
  222. *
  223. * well - that didnt work, so just do an infinite loop!
  224. */
  225. 1: b 1b
  226. #else
  227. STD_EXCEPTION(0x1300, InstructionBreakpoint, DebugException)
  228. #endif
  229. STD_EXCEPTION(0x1400, SMI, UnknownException)
  230. STD_EXCEPTION(0x1500, Trap_15, UnknownException)
  231. STD_EXCEPTION(0x1600, Trap_16, UnknownException)
  232. STD_EXCEPTION(0x1700, Trap_17, UnknownException)
  233. STD_EXCEPTION(0x1800, Trap_18, UnknownException)
  234. STD_EXCEPTION(0x1900, Trap_19, UnknownException)
  235. STD_EXCEPTION(0x1a00, Trap_1a, UnknownException)
  236. STD_EXCEPTION(0x1b00, Trap_1b, UnknownException)
  237. STD_EXCEPTION(0x1c00, Trap_1c, UnknownException)
  238. STD_EXCEPTION(0x1d00, Trap_1d, UnknownException)
  239. STD_EXCEPTION(0x1e00, Trap_1e, UnknownException)
  240. STD_EXCEPTION(0x1f00, Trap_1f, UnknownException)
  241. STD_EXCEPTION(0x2000, Trap_20, UnknownException)
  242. STD_EXCEPTION(0x2100, Trap_21, UnknownException)
  243. STD_EXCEPTION(0x2200, Trap_22, UnknownException)
  244. STD_EXCEPTION(0x2300, Trap_23, UnknownException)
  245. STD_EXCEPTION(0x2400, Trap_24, UnknownException)
  246. STD_EXCEPTION(0x2500, Trap_25, UnknownException)
  247. STD_EXCEPTION(0x2600, Trap_26, UnknownException)
  248. STD_EXCEPTION(0x2700, Trap_27, UnknownException)
  249. STD_EXCEPTION(0x2800, Trap_28, UnknownException)
  250. STD_EXCEPTION(0x2900, Trap_29, UnknownException)
  251. STD_EXCEPTION(0x2a00, Trap_2a, UnknownException)
  252. STD_EXCEPTION(0x2b00, Trap_2b, UnknownException)
  253. STD_EXCEPTION(0x2c00, Trap_2c, UnknownException)
  254. STD_EXCEPTION(0x2d00, Trap_2d, UnknownException)
  255. STD_EXCEPTION(0x2e00, Trap_2e, UnknownException)
  256. STD_EXCEPTION(0x2f00, Trap_2f, UnknownException)
  257. .globl _end_of_vectors
  258. _end_of_vectors:
  259. . = 0x3000
  260. /*
  261. * This code finishes saving the registers to the exception frame
  262. * and jumps to the appropriate handler for the exception.
  263. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  264. */
  265. .globl transfer_to_handler
  266. transfer_to_handler:
  267. stw r22,_NIP(r21)
  268. lis r22,MSR_POW@h
  269. andc r23,r23,r22
  270. stw r23,_MSR(r21)
  271. SAVE_GPR(7, r21)
  272. SAVE_4GPRS(8, r21)
  273. SAVE_8GPRS(12, r21)
  274. SAVE_8GPRS(24, r21)
  275. mflr r23
  276. andi. r24,r23,0x3f00 /* get vector offset */
  277. stw r24,TRAP(r21)
  278. li r22,0
  279. stw r22,RESULT(r21)
  280. lwz r24,0(r23) /* virtual address of handler */
  281. lwz r23,4(r23) /* where to go when done */
  282. mtspr SRR0,r24
  283. mtspr SRR1,r20
  284. mtlr r23
  285. SYNC
  286. rfi /* jump to handler, enable MMU */
  287. int_return:
  288. mfmsr r28 /* Disable interrupts */
  289. li r4,0
  290. ori r4,r4,MSR_EE
  291. andc r28,r28,r4
  292. SYNC /* Some chip revs need this... */
  293. mtmsr r28
  294. SYNC
  295. lwz r2,_CTR(r1)
  296. lwz r0,_LINK(r1)
  297. mtctr r2
  298. mtlr r0
  299. lwz r2,_XER(r1)
  300. lwz r0,_CCR(r1)
  301. mtspr XER,r2
  302. mtcrf 0xFF,r0
  303. REST_10GPRS(3, r1)
  304. REST_10GPRS(13, r1)
  305. REST_8GPRS(23, r1)
  306. REST_GPR(31, r1)
  307. lwz r2,_NIP(r1) /* Restore environment */
  308. lwz r0,_MSR(r1)
  309. mtspr SRR0,r2
  310. mtspr SRR1,r0
  311. lwz r0,GPR0(r1)
  312. lwz r2,GPR2(r1)
  313. lwz r1,GPR1(r1)
  314. SYNC
  315. rfi
  316. /*
  317. * This code initialises the MPC5xxx processor core
  318. * (conforms to PowerPC 603e spec)
  319. * Note: expects original MSR contents to be in r5.
  320. */
  321. .globl init_5xx_core
  322. init_5xxx_core:
  323. /* Initialize machine status; enable machine check interrupt */
  324. /*--------------------------------------------------------------*/
  325. li r3, MSR_KERNEL /* Set ME and RI flags */
  326. rlwimi r3, r5, 0, 25, 25 /* preserve IP bit set by HRCW */
  327. #ifdef DEBUG
  328. rlwimi r3, r5, 0, 21, 22 /* debugger might set SE & BE bits */
  329. #endif
  330. SYNC /* Some chip revs need this... */
  331. mtmsr r3
  332. SYNC
  333. mtspr SRR1, r3 /* Make SRR1 match MSR */
  334. /* Initialize the Hardware Implementation-dependent Registers */
  335. /* HID0 also contains cache control */
  336. /*--------------------------------------------------------------*/
  337. lis r3, CONFIG_SYS_HID0_INIT@h
  338. ori r3, r3, CONFIG_SYS_HID0_INIT@l
  339. SYNC
  340. mtspr HID0, r3
  341. lis r3, CONFIG_SYS_HID0_FINAL@h
  342. ori r3, r3, CONFIG_SYS_HID0_FINAL@l
  343. SYNC
  344. mtspr HID0, r3
  345. /* clear all BAT's */
  346. /*--------------------------------------------------------------*/
  347. li r0, 0
  348. mtspr DBAT0U, r0
  349. mtspr DBAT0L, r0
  350. mtspr DBAT1U, r0
  351. mtspr DBAT1L, r0
  352. mtspr DBAT2U, r0
  353. mtspr DBAT2L, r0
  354. mtspr DBAT3U, r0
  355. mtspr DBAT3L, r0
  356. mtspr DBAT4U, r0
  357. mtspr DBAT4L, r0
  358. mtspr DBAT5U, r0
  359. mtspr DBAT5L, r0
  360. mtspr DBAT6U, r0
  361. mtspr DBAT6L, r0
  362. mtspr DBAT7U, r0
  363. mtspr DBAT7L, r0
  364. mtspr IBAT0U, r0
  365. mtspr IBAT0L, r0
  366. mtspr IBAT1U, r0
  367. mtspr IBAT1L, r0
  368. mtspr IBAT2U, r0
  369. mtspr IBAT2L, r0
  370. mtspr IBAT3U, r0
  371. mtspr IBAT3L, r0
  372. mtspr IBAT4U, r0
  373. mtspr IBAT4L, r0
  374. mtspr IBAT5U, r0
  375. mtspr IBAT5L, r0
  376. mtspr IBAT6U, r0
  377. mtspr IBAT6L, r0
  378. mtspr IBAT7U, r0
  379. mtspr IBAT7L, r0
  380. SYNC
  381. /* invalidate all tlb's */
  382. /* */
  383. /* From the 603e User Manual: "The 603e provides the ability to */
  384. /* invalidate a TLB entry. The TLB Invalidate Entry (tlbie) */
  385. /* instruction invalidates the TLB entry indexed by the EA, and */
  386. /* operates on both the instruction and data TLBs simultaneously*/
  387. /* invalidating four TLB entries (both sets in each TLB). The */
  388. /* index corresponds to bits 15-19 of the EA. To invalidate all */
  389. /* entries within both TLBs, 32 tlbie instructions should be */
  390. /* issued, incrementing this field by one each time." */
  391. /* */
  392. /* "Note that the tlbia instruction is not implemented on the */
  393. /* 603e." */
  394. /* */
  395. /* bits 15-19 correspond to addresses 0x00000000 to 0x0001F000 */
  396. /* incrementing by 0x1000 each time. The code below is sort of */
  397. /* based on code in "flush_tlbs" from arch/ppc/kernel/head.S */
  398. /* */
  399. /*--------------------------------------------------------------*/
  400. li r3, 32
  401. mtctr r3
  402. li r3, 0
  403. 1: tlbie r3
  404. addi r3, r3, 0x1000
  405. bdnz 1b
  406. SYNC
  407. /* Done! */
  408. /*--------------------------------------------------------------*/
  409. blr
  410. /* Cache functions.
  411. *
  412. * Note: requires that all cache bits in
  413. * HID0 are in the low half word.
  414. */
  415. .globl icache_enable
  416. icache_enable:
  417. mfspr r3, HID0
  418. ori r3, r3, HID0_ICE
  419. lis r4, 0
  420. ori r4, r4, HID0_ILOCK
  421. andc r3, r3, r4
  422. ori r4, r3, HID0_ICFI
  423. isync
  424. mtspr HID0, r4 /* sets enable and invalidate, clears lock */
  425. isync
  426. mtspr HID0, r3 /* clears invalidate */
  427. blr
  428. .globl icache_disable
  429. icache_disable:
  430. mfspr r3, HID0
  431. lis r4, 0
  432. ori r4, r4, HID0_ICE|HID0_ILOCK
  433. andc r3, r3, r4
  434. ori r4, r3, HID0_ICFI
  435. isync
  436. mtspr HID0, r4 /* sets invalidate, clears enable and lock */
  437. isync
  438. mtspr HID0, r3 /* clears invalidate */
  439. blr
  440. .globl icache_status
  441. icache_status:
  442. mfspr r3, HID0
  443. rlwinm r3, r3, HID0_ICE_BITPOS + 1, 31, 31
  444. blr
  445. .globl dcache_enable
  446. dcache_enable:
  447. mfspr r3, HID0
  448. ori r3, r3, HID0_DCE
  449. lis r4, 0
  450. ori r4, r4, HID0_DLOCK
  451. andc r3, r3, r4
  452. ori r4, r3, HID0_DCI
  453. sync
  454. mtspr HID0, r4 /* sets enable and invalidate, clears lock */
  455. sync
  456. mtspr HID0, r3 /* clears invalidate */
  457. blr
  458. .globl dcache_disable
  459. dcache_disable:
  460. mfspr r3, HID0
  461. lis r4, 0
  462. ori r4, r4, HID0_DCE|HID0_DLOCK
  463. andc r3, r3, r4
  464. ori r4, r3, HID0_DCI
  465. sync
  466. mtspr HID0, r4 /* sets invalidate, clears enable and lock */
  467. sync
  468. mtspr HID0, r3 /* clears invalidate */
  469. blr
  470. .globl dcache_status
  471. dcache_status:
  472. mfspr r3, HID0
  473. rlwinm r3, r3, HID0_DCE_BITPOS + 1, 31, 31
  474. blr
  475. .globl get_svr
  476. get_svr:
  477. mfspr r3, SVR
  478. blr
  479. .globl get_pvr
  480. get_pvr:
  481. mfspr r3, PVR
  482. blr
  483. /*------------------------------------------------------------------------------*/
  484. /*
  485. * void relocate_code (addr_sp, gd, addr_moni)
  486. *
  487. * This "function" does not return, instead it continues in RAM
  488. * after relocating the monitor code.
  489. *
  490. * r3 = dest
  491. * r4 = src
  492. * r5 = length in bytes
  493. * r6 = cachelinesize
  494. */
  495. .globl relocate_code
  496. relocate_code:
  497. mr r1, r3 /* Set new stack pointer */
  498. mr r9, r4 /* Save copy of Global Data pointer */
  499. mr r10, r5 /* Save copy of Destination Address */
  500. GET_GOT
  501. mr r3, r5 /* Destination Address */
  502. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  503. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  504. lwz r5, GOT(__init_end)
  505. sub r5, r5, r4
  506. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  507. /*
  508. * Fix GOT pointer:
  509. *
  510. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  511. *
  512. * Offset:
  513. */
  514. sub r15, r10, r4
  515. /* First our own GOT */
  516. add r12, r12, r15
  517. /* then the one used by the C code */
  518. add r30, r30, r15
  519. /*
  520. * Now relocate code
  521. */
  522. cmplw cr1,r3,r4
  523. addi r0,r5,3
  524. srwi. r0,r0,2
  525. beq cr1,4f /* In place copy is not necessary */
  526. beq 7f /* Protect against 0 count */
  527. mtctr r0
  528. bge cr1,2f
  529. la r8,-4(r4)
  530. la r7,-4(r3)
  531. 1: lwzu r0,4(r8)
  532. stwu r0,4(r7)
  533. bdnz 1b
  534. b 4f
  535. 2: slwi r0,r0,2
  536. add r8,r4,r0
  537. add r7,r3,r0
  538. 3: lwzu r0,-4(r8)
  539. stwu r0,-4(r7)
  540. bdnz 3b
  541. /*
  542. * Now flush the cache: note that we must start from a cache aligned
  543. * address. Otherwise we might miss one cache line.
  544. */
  545. 4: cmpwi r6,0
  546. add r5,r3,r5
  547. beq 7f /* Always flush prefetch queue in any case */
  548. subi r0,r6,1
  549. andc r3,r3,r0
  550. mfspr r7,HID0 /* don't do dcbst if dcache is disabled */
  551. rlwinm r7,r7,HID0_DCE_BITPOS+1,31,31
  552. cmpwi r7,0
  553. beq 9f
  554. mr r4,r3
  555. 5: dcbst 0,r4
  556. add r4,r4,r6
  557. cmplw r4,r5
  558. blt 5b
  559. sync /* Wait for all dcbst to complete on bus */
  560. 9: mfspr r7,HID0 /* don't do icbi if icache is disabled */
  561. rlwinm r7,r7,HID0_ICE_BITPOS+1,31,31
  562. cmpwi r7,0
  563. beq 7f
  564. mr r4,r3
  565. 6: icbi 0,r4
  566. add r4,r4,r6
  567. cmplw r4,r5
  568. blt 6b
  569. 7: sync /* Wait for all icbi to complete on bus */
  570. isync
  571. /*
  572. * We are done. Do not return, instead branch to second part of board
  573. * initialization, now running from RAM.
  574. */
  575. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  576. mtlr r0
  577. blr
  578. in_ram:
  579. /*
  580. * Relocation Function, r12 point to got2+0x8000
  581. *
  582. * Adjust got2 pointers, no need to check for 0, this code
  583. * already puts a few entries in the table.
  584. */
  585. li r0,__got2_entries@sectoff@l
  586. la r3,GOT(_GOT2_TABLE_)
  587. lwz r11,GOT(_GOT2_TABLE_)
  588. mtctr r0
  589. sub r11,r3,r11
  590. addi r3,r3,-4
  591. 1: lwzu r0,4(r3)
  592. cmpwi r0,0
  593. beq- 2f
  594. add r0,r0,r11
  595. stw r0,0(r3)
  596. 2: bdnz 1b
  597. /*
  598. * Now adjust the fixups and the pointers to the fixups
  599. * in case we need to move ourselves again.
  600. */
  601. li r0,__fixup_entries@sectoff@l
  602. lwz r3,GOT(_FIXUP_TABLE_)
  603. cmpwi r0,0
  604. mtctr r0
  605. addi r3,r3,-4
  606. beq 4f
  607. 3: lwzu r4,4(r3)
  608. lwzux r0,r4,r11
  609. add r0,r0,r11
  610. stw r10,0(r3)
  611. stw r0,0(r4)
  612. bdnz 3b
  613. 4:
  614. clear_bss:
  615. /*
  616. * Now clear BSS segment
  617. */
  618. lwz r3,GOT(__bss_start)
  619. lwz r4,GOT(_end)
  620. cmplw 0, r3, r4
  621. beq 6f
  622. li r0, 0
  623. 5:
  624. stw r0, 0(r3)
  625. addi r3, r3, 4
  626. cmplw 0, r3, r4
  627. bne 5b
  628. 6:
  629. mr r3, r9 /* Global Data pointer */
  630. mr r4, r10 /* Destination Address */
  631. bl board_init_r
  632. /*
  633. * Copy exception vector code to low memory
  634. *
  635. * r3: dest_addr
  636. * r7: source address, r8: end address, r9: target address
  637. */
  638. .globl trap_init
  639. trap_init:
  640. mflr r4 /* save link register */
  641. GET_GOT
  642. lwz r7, GOT(_start)
  643. lwz r8, GOT(_end_of_vectors)
  644. li r9, 0x100 /* reset vector always at 0x100 */
  645. cmplw 0, r7, r8
  646. bgelr /* return if r7>=r8 - just in case */
  647. 1:
  648. lwz r0, 0(r7)
  649. stw r0, 0(r9)
  650. addi r7, r7, 4
  651. addi r9, r9, 4
  652. cmplw 0, r7, r8
  653. bne 1b
  654. /*
  655. * relocate `hdlr' and `int_return' entries
  656. */
  657. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  658. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  659. 2:
  660. bl trap_reloc
  661. addi r7, r7, 0x100 /* next exception vector */
  662. cmplw 0, r7, r8
  663. blt 2b
  664. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  665. bl trap_reloc
  666. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  667. bl trap_reloc
  668. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  669. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  670. 3:
  671. bl trap_reloc
  672. addi r7, r7, 0x100 /* next exception vector */
  673. cmplw 0, r7, r8
  674. blt 3b
  675. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  676. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  677. 4:
  678. bl trap_reloc
  679. addi r7, r7, 0x100 /* next exception vector */
  680. cmplw 0, r7, r8
  681. blt 4b
  682. mfmsr r3 /* now that the vectors have */
  683. lis r7, MSR_IP@h /* relocated into low memory */
  684. ori r7, r7, MSR_IP@l /* MSR[IP] can be turned off */
  685. andc r3, r3, r7 /* (if it was on) */
  686. SYNC /* Some chip revs need this... */
  687. mtmsr r3
  688. SYNC
  689. mtlr r4 /* restore link register */
  690. blr