cpu.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558
  1. /*
  2. * (C) Copyright 2000-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * CPU specific code
  25. *
  26. * written or collected and sometimes rewritten by
  27. * Magnus Damm <damm@bitsmart.com>
  28. *
  29. * minor modifications by
  30. * Wolfgang Denk <wd@denx.de>
  31. */
  32. #include <common.h>
  33. #include <watchdog.h>
  34. #include <command.h>
  35. #include <asm/cache.h>
  36. #include <ppc4xx.h>
  37. #if !defined(CONFIG_405)
  38. DECLARE_GLOBAL_DATA_PTR;
  39. #endif
  40. #if defined(CONFIG_BOARD_RESET)
  41. void board_reset(void);
  42. #endif
  43. #if defined(CONFIG_440)
  44. #define FREQ_EBC (sys_info.freqEPB)
  45. #elif defined(CONFIG_405EZ)
  46. #define FREQ_EBC ((CONFIG_SYS_CLK_FREQ * sys_info.pllFbkDiv) / \
  47. sys_info.pllExtBusDiv)
  48. #else
  49. #define FREQ_EBC (sys_info.freqPLB / sys_info.pllExtBusDiv)
  50. #endif
  51. #if defined(CONFIG_405GP) || \
  52. defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  53. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  54. #define PCI_ASYNC
  55. int pci_async_enabled(void)
  56. {
  57. #if defined(CONFIG_405GP)
  58. return (mfdcr(strap) & PSR_PCI_ASYNC_EN);
  59. #endif
  60. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  61. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  62. unsigned long val;
  63. mfsdr(sdr_sdstp1, val);
  64. return (val & SDR0_SDSTP1_PAME_MASK);
  65. #endif
  66. }
  67. #endif
  68. #if defined(CONFIG_PCI) && !defined(CONFIG_IOP480) && !defined(CONFIG_405)
  69. int pci_arbiter_enabled(void)
  70. {
  71. #if defined(CONFIG_405GP)
  72. return (mfdcr(strap) & PSR_PCI_ARBIT_EN);
  73. #endif
  74. #if defined(CONFIG_405EP)
  75. return (mfdcr(cpc0_pci) & CPC0_PCI_ARBIT_EN);
  76. #endif
  77. #if defined(CONFIG_440GP)
  78. return (mfdcr(cpc0_strp1) & CPC0_STRP1_PAE_MASK);
  79. #endif
  80. #if defined(CONFIG_440GX) || defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  81. unsigned long val;
  82. mfsdr(sdr_xcr, val);
  83. return (val & 0x80000000);
  84. #endif
  85. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  86. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  87. unsigned long val;
  88. mfsdr(sdr_pci0, val);
  89. return (val & 0x80000000);
  90. #endif
  91. }
  92. #endif
  93. #if defined(CONFIG_405EP) || defined(CONFIG_440GX) || \
  94. defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  95. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  96. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  97. #define I2C_BOOTROM
  98. int i2c_bootrom_enabled(void)
  99. {
  100. #if defined(CONFIG_405EP)
  101. return (mfdcr(cpc0_boot) & CPC0_BOOT_SEP);
  102. #else
  103. unsigned long val;
  104. mfsdr(sdr_sdcs, val);
  105. return (val & SDR0_SDCS_SDD);
  106. #endif
  107. }
  108. #endif
  109. #if defined(CONFIG_440GX)
  110. #define SDR0_PINSTP_SHIFT 29
  111. static char *bootstrap_str[] = {
  112. "EBC (16 bits)",
  113. "EBC (8 bits)",
  114. "EBC (32 bits)",
  115. "EBC (8 bits)",
  116. "PCI",
  117. "I2C (Addr 0x54)",
  118. "Reserved",
  119. "I2C (Addr 0x50)",
  120. };
  121. #endif
  122. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  123. #define SDR0_PINSTP_SHIFT 30
  124. static char *bootstrap_str[] = {
  125. "EBC (8 bits)",
  126. "PCI",
  127. "I2C (Addr 0x54)",
  128. "I2C (Addr 0x50)",
  129. };
  130. #endif
  131. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  132. #define SDR0_PINSTP_SHIFT 29
  133. static char *bootstrap_str[] = {
  134. "EBC (8 bits)",
  135. "PCI",
  136. "NAND (8 bits)",
  137. "EBC (16 bits)",
  138. "EBC (16 bits)",
  139. "I2C (Addr 0x54)",
  140. "PCI",
  141. "I2C (Addr 0x52)",
  142. };
  143. #endif
  144. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  145. #define SDR0_PINSTP_SHIFT 29
  146. static char *bootstrap_str[] = {
  147. "EBC (8 bits)",
  148. "EBC (16 bits)",
  149. "EBC (16 bits)",
  150. "NAND (8 bits)",
  151. "PCI",
  152. "I2C (Addr 0x54)",
  153. "PCI",
  154. "I2C (Addr 0x52)",
  155. };
  156. #endif
  157. #if defined(CONFIG_405EZ)
  158. #define SDR0_PINSTP_SHIFT 28
  159. static char *bootstrap_str[] = {
  160. "EBC (8 bits)",
  161. "SPI (fast)",
  162. "NAND (512 page, 4 addr cycle)",
  163. "I2C (Addr 0x50)",
  164. "EBC (32 bits)",
  165. "I2C (Addr 0x50)",
  166. "NAND (2K page, 5 addr cycle)",
  167. "I2C (Addr 0x50)",
  168. "EBC (16 bits)",
  169. "Reserved",
  170. "NAND (2K page, 4 addr cycle)",
  171. "I2C (Addr 0x50)",
  172. "NAND (512 page, 3 addr cycle)",
  173. "I2C (Addr 0x50)",
  174. "SPI (slow)",
  175. "I2C (Addr 0x50)",
  176. };
  177. #endif
  178. #if defined(SDR0_PINSTP_SHIFT)
  179. static int bootstrap_option(void)
  180. {
  181. unsigned long val;
  182. mfsdr(SDR_PINSTP, val);
  183. return ((val & 0xf0000000) >> SDR0_PINSTP_SHIFT);
  184. }
  185. #endif /* SDR0_PINSTP_SHIFT */
  186. #if defined(CONFIG_440)
  187. static int do_chip_reset(unsigned long sys0, unsigned long sys1);
  188. #endif
  189. int checkcpu (void)
  190. {
  191. #if !defined(CONFIG_405) /* not used on Xilinx 405 FPGA implementations */
  192. uint pvr = get_pvr();
  193. ulong clock = gd->cpu_clk;
  194. char buf[32];
  195. #if !defined(CONFIG_IOP480)
  196. char addstr[64] = "";
  197. sys_info_t sys_info;
  198. puts ("CPU: ");
  199. get_sys_info(&sys_info);
  200. puts("AMCC PowerPC 4");
  201. #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || \
  202. defined(CONFIG_405EP) || defined(CONFIG_405EZ)
  203. puts("05");
  204. #endif
  205. #if defined(CONFIG_440)
  206. puts("40");
  207. #endif
  208. switch (pvr) {
  209. case PVR_405GP_RB:
  210. puts("GP Rev. B");
  211. break;
  212. case PVR_405GP_RC:
  213. puts("GP Rev. C");
  214. break;
  215. case PVR_405GP_RD:
  216. puts("GP Rev. D");
  217. break;
  218. #ifdef CONFIG_405GP
  219. case PVR_405GP_RE: /* 405GP rev E and 405CR rev C have same PVR */
  220. puts("GP Rev. E");
  221. break;
  222. #endif
  223. case PVR_405CR_RA:
  224. puts("CR Rev. A");
  225. break;
  226. case PVR_405CR_RB:
  227. puts("CR Rev. B");
  228. break;
  229. #ifdef CONFIG_405CR
  230. case PVR_405CR_RC: /* 405GP rev E and 405CR rev C have same PVR */
  231. puts("CR Rev. C");
  232. break;
  233. #endif
  234. case PVR_405GPR_RB:
  235. puts("GPr Rev. B");
  236. break;
  237. case PVR_405EP_RB:
  238. puts("EP Rev. B");
  239. break;
  240. case PVR_405EZ_RA:
  241. puts("EZ Rev. A");
  242. break;
  243. #if defined(CONFIG_440)
  244. case PVR_440GP_RB:
  245. puts("GP Rev. B");
  246. /* See errata 1.12: CHIP_4 */
  247. if ((mfdcr(cpc0_sys0) != mfdcr(cpc0_strp0)) ||
  248. (mfdcr(cpc0_sys1) != mfdcr(cpc0_strp1)) ){
  249. puts ( "\n\t CPC0_SYSx DCRs corrupted. "
  250. "Resetting chip ...\n");
  251. udelay( 1000 * 1000 ); /* Give time for serial buf to clear */
  252. do_chip_reset ( mfdcr(cpc0_strp0),
  253. mfdcr(cpc0_strp1) );
  254. }
  255. break;
  256. case PVR_440GP_RC:
  257. puts("GP Rev. C");
  258. break;
  259. case PVR_440GX_RA:
  260. puts("GX Rev. A");
  261. break;
  262. case PVR_440GX_RB:
  263. puts("GX Rev. B");
  264. break;
  265. case PVR_440GX_RC:
  266. puts("GX Rev. C");
  267. break;
  268. case PVR_440GX_RF:
  269. puts("GX Rev. F");
  270. break;
  271. case PVR_440EP_RA:
  272. puts("EP Rev. A");
  273. break;
  274. #ifdef CONFIG_440EP
  275. case PVR_440EP_RB: /* 440EP rev B and 440GR rev A have same PVR */
  276. puts("EP Rev. B");
  277. break;
  278. case PVR_440EP_RC: /* 440EP rev C and 440GR rev B have same PVR */
  279. puts("EP Rev. C");
  280. break;
  281. #endif /* CONFIG_440EP */
  282. #ifdef CONFIG_440GR
  283. case PVR_440GR_RA: /* 440EP rev B and 440GR rev A have same PVR */
  284. puts("GR Rev. A");
  285. break;
  286. case PVR_440GR_RB: /* 440EP rev C and 440GR rev B have same PVR */
  287. puts("GR Rev. B");
  288. break;
  289. #endif /* CONFIG_440GR */
  290. #endif /* CONFIG_440 */
  291. #ifdef CONFIG_440EPX
  292. case PVR_440EPX1_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
  293. puts("EPx Rev. A");
  294. strcpy(addstr, "Security/Kasumi support");
  295. break;
  296. case PVR_440EPX2_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
  297. puts("EPx Rev. A");
  298. strcpy(addstr, "No Security/Kasumi support");
  299. break;
  300. #endif /* CONFIG_440EPX */
  301. #ifdef CONFIG_440GRX
  302. case PVR_440GRX1_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
  303. puts("GRx Rev. A");
  304. strcpy(addstr, "Security/Kasumi support");
  305. break;
  306. case PVR_440GRX2_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
  307. puts("GRx Rev. A");
  308. strcpy(addstr, "No Security/Kasumi support");
  309. break;
  310. #endif /* CONFIG_440GRX */
  311. case PVR_440SP_6_RAB:
  312. puts("SP Rev. A/B");
  313. strcpy(addstr, "RAID 6 support");
  314. break;
  315. case PVR_440SP_RAB:
  316. puts("SP Rev. A/B");
  317. strcpy(addstr, "No RAID 6 support");
  318. break;
  319. case PVR_440SP_6_RC:
  320. puts("SP Rev. C");
  321. strcpy(addstr, "RAID 6 support");
  322. break;
  323. case PVR_440SP_RC:
  324. puts("SP Rev. C");
  325. strcpy(addstr, "No RAID 6 support");
  326. break;
  327. case PVR_440SPe_6_RA:
  328. puts("SPe Rev. A");
  329. strcpy(addstr, "RAID 6 support");
  330. break;
  331. case PVR_440SPe_RA:
  332. puts("SPe Rev. A");
  333. strcpy(addstr, "No RAID 6 support");
  334. break;
  335. case PVR_440SPe_6_RB:
  336. puts("SPe Rev. B");
  337. strcpy(addstr, "RAID 6 support");
  338. break;
  339. case PVR_440SPe_RB:
  340. puts("SPe Rev. B");
  341. strcpy(addstr, "No RAID 6 support");
  342. break;
  343. default:
  344. printf (" UNKNOWN (PVR=%08x)", pvr);
  345. break;
  346. }
  347. printf (" at %s MHz (PLB=%lu, OPB=%lu, EBC=%lu MHz)\n", strmhz(buf, clock),
  348. sys_info.freqPLB / 1000000,
  349. get_OPB_freq() / 1000000,
  350. FREQ_EBC / 1000000);
  351. if (addstr[0] != 0)
  352. printf(" %s\n", addstr);
  353. #if defined(I2C_BOOTROM)
  354. printf (" I2C boot EEPROM %sabled\n", i2c_bootrom_enabled() ? "en" : "dis");
  355. #endif /* I2C_BOOTROM */
  356. #if defined(SDR0_PINSTP_SHIFT)
  357. printf (" Bootstrap Option %c - ", (char)bootstrap_option() + 'A');
  358. printf ("Boot ROM Location %s\n", bootstrap_str[bootstrap_option()]);
  359. #endif /* SDR0_PINSTP_SHIFT */
  360. #if defined(CONFIG_PCI)
  361. printf (" Internal PCI arbiter %sabled", pci_arbiter_enabled() ? "en" : "dis");
  362. #endif
  363. #if defined(PCI_ASYNC)
  364. if (pci_async_enabled()) {
  365. printf (", PCI async ext clock used");
  366. } else {
  367. printf (", PCI sync clock at %lu MHz",
  368. sys_info.freqPLB / sys_info.pllPciDiv / 1000000);
  369. }
  370. #endif
  371. #if defined(CONFIG_PCI)
  372. putc('\n');
  373. #endif
  374. #if defined(CONFIG_405EP) || defined(CONFIG_405EZ)
  375. printf (" 16 kB I-Cache 16 kB D-Cache");
  376. #elif defined(CONFIG_440)
  377. printf (" 32 kB I-Cache 32 kB D-Cache");
  378. #else
  379. printf (" 16 kB I-Cache %d kB D-Cache",
  380. ((pvr | 0x00000001) == PVR_405GPR_RB) ? 16 : 8);
  381. #endif
  382. #endif /* !defined(CONFIG_IOP480) */
  383. #if defined(CONFIG_IOP480)
  384. printf ("PLX IOP480 (PVR=%08x)", pvr);
  385. printf (" at %s MHz:", strmhz(buf, clock));
  386. printf (" %u kB I-Cache", 4);
  387. printf (" %u kB D-Cache", 2);
  388. #endif
  389. #endif /* !defined(CONFIG_405) */
  390. putc ('\n');
  391. return 0;
  392. }
  393. #if defined (CONFIG_440SPE)
  394. int ppc440spe_revB() {
  395. unsigned int pvr;
  396. pvr = get_pvr();
  397. if ((pvr == PVR_440SPe_6_RB) || (pvr == PVR_440SPe_RB))
  398. return 1;
  399. else
  400. return 0;
  401. }
  402. #endif
  403. /* ------------------------------------------------------------------------- */
  404. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  405. {
  406. #if defined(CONFIG_BOARD_RESET)
  407. board_reset();
  408. #else
  409. #if defined(CFG_4xx_RESET_TYPE)
  410. mtspr(dbcr0, CFG_4xx_RESET_TYPE << 28);
  411. #else
  412. /*
  413. * Initiate system reset in debug control register DBCR
  414. */
  415. mtspr(dbcr0, 0x30000000);
  416. #endif /* defined(CFG_4xx_RESET_TYPE) */
  417. #endif /* defined(CONFIG_BOARD_RESET) */
  418. return 1;
  419. }
  420. #if defined(CONFIG_440)
  421. static int do_chip_reset (unsigned long sys0, unsigned long sys1)
  422. {
  423. /* Changes to cpc0_sys0 and cpc0_sys1 require chip
  424. * reset.
  425. */
  426. mtdcr (cntrl0, mfdcr (cntrl0) | 0x80000000); /* Set SWE */
  427. mtdcr (cpc0_sys0, sys0);
  428. mtdcr (cpc0_sys1, sys1);
  429. mtdcr (cntrl0, mfdcr (cntrl0) & ~0x80000000); /* Clr SWE */
  430. mtspr (dbcr0, 0x20000000); /* Reset the chip */
  431. return 1;
  432. }
  433. #endif
  434. /*
  435. * Get timebase clock frequency
  436. */
  437. unsigned long get_tbclk (void)
  438. {
  439. #if !defined(CONFIG_IOP480)
  440. sys_info_t sys_info;
  441. get_sys_info(&sys_info);
  442. return (sys_info.freqProcessor);
  443. #else
  444. return (66000000);
  445. #endif
  446. }
  447. #if defined(CONFIG_WATCHDOG)
  448. void
  449. watchdog_reset(void)
  450. {
  451. int re_enable = disable_interrupts();
  452. reset_4xx_watchdog();
  453. if (re_enable) enable_interrupts();
  454. }
  455. void
  456. reset_4xx_watchdog(void)
  457. {
  458. /*
  459. * Clear TSR(WIS) bit
  460. */
  461. mtspr(tsr, 0x40000000);
  462. }
  463. #endif /* CONFIG_WATCHDOG */