regs-i2c.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. /*
  2. * Freescale i.MX28 I2C Register Definitions
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. *
  21. */
  22. #ifndef __MX28_REGS_I2C_H__
  23. #define __MX28_REGS_I2C_H__
  24. #include <asm/arch/regs-common.h>
  25. #ifndef __ASSEMBLY__
  26. struct mx28_i2c_regs {
  27. mx28_reg(hw_i2c_ctrl0)
  28. mx28_reg(hw_i2c_timing0)
  29. mx28_reg(hw_i2c_timing1)
  30. mx28_reg(hw_i2c_timing2)
  31. mx28_reg(hw_i2c_ctrl1)
  32. mx28_reg(hw_i2c_stat)
  33. mx28_reg(hw_i2c_queuectrl)
  34. mx28_reg(hw_i2c_queuestat)
  35. mx28_reg(hw_i2c_queuecmd)
  36. mx28_reg(hw_i2c_queuedata)
  37. mx28_reg(hw_i2c_data)
  38. mx28_reg(hw_i2c_debug0)
  39. mx28_reg(hw_i2c_debug1)
  40. mx28_reg(hw_i2c_version)
  41. };
  42. #endif
  43. #define I2C_CTRL_SFTRST (1 << 31)
  44. #define I2C_CTRL_CLKGATE (1 << 30)
  45. #define I2C_CTRL_RUN (1 << 29)
  46. #define I2C_CTRL_PREACK (1 << 27)
  47. #define I2C_CTRL_ACKNOWLEDGE (1 << 26)
  48. #define I2C_CTRL_SEND_NAK_ON_LAST (1 << 25)
  49. #define I2C_CTRL_MULTI_MASTER (1 << 23)
  50. #define I2C_CTRL_CLOCK_HELD (1 << 22)
  51. #define I2C_CTRL_RETAIN_CLOCK (1 << 21)
  52. #define I2C_CTRL_POST_SEND_STOP (1 << 20)
  53. #define I2C_CTRL_PRE_SEND_START (1 << 19)
  54. #define I2C_CTRL_SLAVE_ADDRESS_ENABLE (1 << 18)
  55. #define I2C_CTRL_MASTER_MODE (1 << 17)
  56. #define I2C_CTRL_DIRECTION (1 << 16)
  57. #define I2C_CTRL_XFER_COUNT_MASK 0xffff
  58. #define I2C_CTRL_XFER_COUNT_OFFSET 0
  59. #define I2C_TIMING0_HIGH_COUNT_MASK (0x3ff << 16)
  60. #define I2C_TIMING0_HIGH_COUNT_OFFSET 16
  61. #define I2C_TIMING0_RCV_COUNT_MASK 0x3ff
  62. #define I2C_TIMING0_RCV_COUNT_OFFSET 0
  63. #define I2C_TIMING1_LOW_COUNT_MASK (0x3ff << 16)
  64. #define I2C_TIMING1_LOW_COUNT_OFFSET 16
  65. #define I2C_TIMING1_XMIT_COUNT_MASK 0x3ff
  66. #define I2C_TIMING1_XMIT_COUNT_OFFSET 0
  67. #define I2C_TIMING2_BUS_FREE_MASK (0x3ff << 16)
  68. #define I2C_TIMING2_BUS_FREE_OFFSET 16
  69. #define I2C_TIMING2_LEADIN_COUNT_MASK 0x3ff
  70. #define I2C_TIMING2_LEADIN_COUNT_OFFSET 0
  71. #define I2C_CTRL1_RD_QUEUE_IRQ (1 << 30)
  72. #define I2C_CTRL1_WR_QUEUE_IRQ (1 << 29)
  73. #define I2C_CTRL1_CLR_GOT_A_NAK (1 << 28)
  74. #define I2C_CTRL1_ACK_MODE (1 << 27)
  75. #define I2C_CTRL1_FORCE_DATA_IDLE (1 << 26)
  76. #define I2C_CTRL1_FORCE_CLK_IDLE (1 << 25)
  77. #define I2C_CTRL1_BCAST_SLAVE_EN (1 << 24)
  78. #define I2C_CTRL1_SLAVE_ADDRESS_BYTE_MASK (0xff << 16)
  79. #define I2C_CTRL1_SLAVE_ADDRESS_BYTE_OFFSET 16
  80. #define I2C_CTRL1_BUS_FREE_IRQ_EN (1 << 15)
  81. #define I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ_EN (1 << 14)
  82. #define I2C_CTRL1_NO_SLAVE_ACK_IRQ_EN (1 << 13)
  83. #define I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ_EN (1 << 12)
  84. #define I2C_CTRL1_EARLY_TERM_IRQ_EN (1 << 11)
  85. #define I2C_CTRL1_MASTER_LOSS_IRQ_EN (1 << 10)
  86. #define I2C_CTRL1_SLAVE_STOP_IRQ_EN (1 << 9)
  87. #define I2C_CTRL1_SLAVE_IRQ_EN (1 << 8)
  88. #define I2C_CTRL1_BUS_FREE_IRQ (1 << 7)
  89. #define I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ (1 << 6)
  90. #define I2C_CTRL1_NO_SLAVE_ACK_IRQ (1 << 5)
  91. #define I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ (1 << 4)
  92. #define I2C_CTRL1_EARLY_TERM_IRQ (1 << 3)
  93. #define I2C_CTRL1_MASTER_LOSS_IRQ (1 << 2)
  94. #define I2C_CTRL1_SLAVE_STOP_IRQ (1 << 1)
  95. #define I2C_CTRL1_SLAVE_IRQ (1 << 0)
  96. #define I2C_STAT_MASTER_PRESENT (1 << 31)
  97. #define I2C_STAT_SLAVE_PRESENT (1 << 30)
  98. #define I2C_STAT_ANY_ENABLED_IRQ (1 << 29)
  99. #define I2C_STAT_GOT_A_NAK (1 << 28)
  100. #define I2C_STAT_RCVD_SLAVE_ADDR_MASK (0xff << 16)
  101. #define I2C_STAT_RCVD_SLAVE_ADDR_OFFSET 16
  102. #define I2C_STAT_SLAVE_ADDR_EQ_ZERO (1 << 15)
  103. #define I2C_STAT_SLAVE_FOUND (1 << 14)
  104. #define I2C_STAT_SLAVE_SEARCHING (1 << 13)
  105. #define I2C_STAT_DATA_ENGING_DMA_WAIT (1 << 12)
  106. #define I2C_STAT_BUS_BUSY (1 << 11)
  107. #define I2C_STAT_CLK_GEN_BUSY (1 << 10)
  108. #define I2C_STAT_DATA_ENGINE_BUSY (1 << 9)
  109. #define I2C_STAT_SLAVE_BUSY (1 << 8)
  110. #define I2C_STAT_BUS_FREE_IRQ_SUMMARY (1 << 7)
  111. #define I2C_STAT_DATA_ENGINE_CMPLT_IRQ_SUMMARY (1 << 6)
  112. #define I2C_STAT_NO_SLAVE_ACK_IRQ_SUMMARY (1 << 5)
  113. #define I2C_STAT_OVERSIZE_XFER_TERM_IRQ_SUMMARY (1 << 4)
  114. #define I2C_STAT_EARLY_TERM_IRQ_SUMMARY (1 << 3)
  115. #define I2C_STAT_MASTER_LOSS_IRQ_SUMMARY (1 << 2)
  116. #define I2C_STAT_SLAVE_STOP_IRQ_SUMMARY (1 << 1)
  117. #define I2C_STAT_SLAVE_IRQ_SUMMARY (1 << 0)
  118. #define I2C_QUEUECTRL_RD_THRESH_MASK (0x1f << 16)
  119. #define I2C_QUEUECTRL_RD_THRESH_OFFSET 16
  120. #define I2C_QUEUECTRL_WR_THRESH_MASK (0x1f << 8)
  121. #define I2C_QUEUECTRL_WR_THRESH_OFFSET 8
  122. #define I2C_QUEUECTRL_QUEUE_RUN (1 << 5)
  123. #define I2C_QUEUECTRL_RD_CLEAR (1 << 4)
  124. #define I2C_QUEUECTRL_WR_CLEAR (1 << 3)
  125. #define I2C_QUEUECTRL_PIO_QUEUE_MODE (1 << 2)
  126. #define I2C_QUEUECTRL_RD_QUEUE_IRQ_EN (1 << 1)
  127. #define I2C_QUEUECTRL_WR_QUEUE_IRQ_EN (1 << 0)
  128. #define I2C_QUEUESTAT_RD_QUEUE_FULL (1 << 14)
  129. #define I2C_QUEUESTAT_RD_QUEUE_EMPTY (1 << 13)
  130. #define I2C_QUEUESTAT_RD_QUEUE_CNT_MASK (0x1f << 8)
  131. #define I2C_QUEUESTAT_RD_QUEUE_CNT_OFFSET 8
  132. #define I2C_QUEUESTAT_WR_QUEUE_FULL (1 << 6)
  133. #define I2C_QUEUESTAT_WR_QUEUE_EMPTY (1 << 5)
  134. #define I2C_QUEUESTAT_WR_QUEUE_CNT_MASK 0x1f
  135. #define I2C_QUEUESTAT_WR_QUEUE_CNT_OFFSET 0
  136. #define I2C_QUEUECMD_PREACK (1 << 27)
  137. #define I2C_QUEUECMD_ACKNOWLEDGE (1 << 26)
  138. #define I2C_QUEUECMD_SEND_NAK_ON_LAST (1 << 25)
  139. #define I2C_QUEUECMD_MULTI_MASTER (1 << 23)
  140. #define I2C_QUEUECMD_CLOCK_HELD (1 << 22)
  141. #define I2C_QUEUECMD_RETAIN_CLOCK (1 << 21)
  142. #define I2C_QUEUECMD_POST_SEND_STOP (1 << 20)
  143. #define I2C_QUEUECMD_PRE_SEND_START (1 << 19)
  144. #define I2C_QUEUECMD_SLAVE_ADDRESS_ENABLE (1 << 18)
  145. #define I2C_QUEUECMD_MASTER_MODE (1 << 17)
  146. #define I2C_QUEUECMD_DIRECTION (1 << 16)
  147. #define I2C_QUEUECMD_XFER_COUNT_MASK 0xffff
  148. #define I2C_QUEUECMD_XFER_COUNT_OFFSET 0
  149. #define I2C_QUEUEDATA_DATA_MASK 0xffffffff
  150. #define I2C_QUEUEDATA_DATA_OFFSET 0
  151. #define I2C_DATA_DATA_MASK 0xffffffff
  152. #define I2C_DATA_DATA_OFFSET 0
  153. #define I2C_DEBUG0_DMAREQ (1 << 31)
  154. #define I2C_DEBUG0_DMAENDCMD (1 << 30)
  155. #define I2C_DEBUG0_DMAKICK (1 << 29)
  156. #define I2C_DEBUG0_DMATERMINATE (1 << 28)
  157. #define I2C_DEBUG0_STATE_VALUE_MASK (0x3 << 26)
  158. #define I2C_DEBUG0_STATE_VALUE_OFFSET 26
  159. #define I2C_DEBUG0_DMA_STATE_MASK (0x3ff << 16)
  160. #define I2C_DEBUG0_DMA_STATE_OFFSET 16
  161. #define I2C_DEBUG0_START_TOGGLE (1 << 15)
  162. #define I2C_DEBUG0_STOP_TOGGLE (1 << 14)
  163. #define I2C_DEBUG0_GRAB_TOGGLE (1 << 13)
  164. #define I2C_DEBUG0_CHANGE_TOGGLE (1 << 12)
  165. #define I2C_DEBUG0_STATE_LATCH (1 << 11)
  166. #define I2C_DEBUG0_SLAVE_HOLD_CLK (1 << 10)
  167. #define I2C_DEBUG0_STATE_STATE_MASK 0x3ff
  168. #define I2C_DEBUG0_STATE_STATE_OFFSET 0
  169. #define I2C_DEBUG1_I2C_CLK_IN (1 << 31)
  170. #define I2C_DEBUG1_I2C_DATA_IN (1 << 30)
  171. #define I2C_DEBUG1_DMA_BYTE_ENABLES_MASK (0xf << 24)
  172. #define I2C_DEBUG1_DMA_BYTE_ENABLES_OFFSET 24
  173. #define I2C_DEBUG1_CLK_GEN_STATE_MASK (0xff << 16)
  174. #define I2C_DEBUG1_CLK_GEN_STATE_OFFSET 16
  175. #define I2C_DEBUG1_LST_MODE_MASK (0x3 << 9)
  176. #define I2C_DEBUG1_LST_MODE_OFFSET 9
  177. #define I2C_DEBUG1_LOCAL_SLAVE_TEST (1 << 8)
  178. #define I2C_DEBUG1_FORCE_CLK_ON (1 << 4)
  179. #define I2C_DEBUG1_FORCE_ABR_LOSS (1 << 3)
  180. #define I2C_DEBUG1_FORCE_RCV_ACK (1 << 2)
  181. #define I2C_DEBUG1_FORCE_I2C_DATA_OE (1 << 1)
  182. #define I2C_DEBUG1_FORCE_I2C_CLK_OE (1 << 0)
  183. #define I2C_VERSION_MAJOR_MASK (0xff << 24)
  184. #define I2C_VERSION_MAJOR_OFFSET 24
  185. #define I2C_VERSION_MINOR_MASK (0xff << 16)
  186. #define I2C_VERSION_MINOR_OFFSET 16
  187. #define I2C_VERSION_STEP_MASK 0xffff
  188. #define I2C_VERSION_STEP_OFFSET 0
  189. #endif /* __MX28_REGS_I2C_H__ */