smsc95xx.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875
  1. /*
  2. * Copyright (c) 2011 The Chromium OS Authors.
  3. * Copyright (C) 2009 NVIDIA, Corporation
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <asm/unaligned.h>
  23. #include <common.h>
  24. #include <usb.h>
  25. #include <linux/mii.h>
  26. #include "usb_ether.h"
  27. /* SMSC LAN95xx based USB 2.0 Ethernet Devices */
  28. /* Tx command words */
  29. #define TX_CMD_A_FIRST_SEG_ 0x00002000
  30. #define TX_CMD_A_LAST_SEG_ 0x00001000
  31. /* Rx status word */
  32. #define RX_STS_FL_ 0x3FFF0000 /* Frame Length */
  33. #define RX_STS_ES_ 0x00008000 /* Error Summary */
  34. /* SCSRs */
  35. #define ID_REV 0x00
  36. #define INT_STS 0x08
  37. #define TX_CFG 0x10
  38. #define TX_CFG_ON_ 0x00000004
  39. #define HW_CFG 0x14
  40. #define HW_CFG_BIR_ 0x00001000
  41. #define HW_CFG_RXDOFF_ 0x00000600
  42. #define HW_CFG_MEF_ 0x00000020
  43. #define HW_CFG_BCE_ 0x00000002
  44. #define HW_CFG_LRST_ 0x00000008
  45. #define PM_CTRL 0x20
  46. #define PM_CTL_PHY_RST_ 0x00000010
  47. #define AFC_CFG 0x2C
  48. /*
  49. * Hi watermark = 15.5Kb (~10 mtu pkts)
  50. * low watermark = 3k (~2 mtu pkts)
  51. * backpressure duration = ~ 350us
  52. * Apply FC on any frame.
  53. */
  54. #define AFC_CFG_DEFAULT 0x00F830A1
  55. #define E2P_CMD 0x30
  56. #define E2P_CMD_BUSY_ 0x80000000
  57. #define E2P_CMD_READ_ 0x00000000
  58. #define E2P_CMD_TIMEOUT_ 0x00000400
  59. #define E2P_CMD_LOADED_ 0x00000200
  60. #define E2P_CMD_ADDR_ 0x000001FF
  61. #define E2P_DATA 0x34
  62. #define BURST_CAP 0x38
  63. #define INT_EP_CTL 0x68
  64. #define INT_EP_CTL_PHY_INT_ 0x00008000
  65. #define BULK_IN_DLY 0x6C
  66. /* MAC CSRs */
  67. #define MAC_CR 0x100
  68. #define MAC_CR_MCPAS_ 0x00080000
  69. #define MAC_CR_PRMS_ 0x00040000
  70. #define MAC_CR_HPFILT_ 0x00002000
  71. #define MAC_CR_TXEN_ 0x00000008
  72. #define MAC_CR_RXEN_ 0x00000004
  73. #define ADDRH 0x104
  74. #define ADDRL 0x108
  75. #define MII_ADDR 0x114
  76. #define MII_WRITE_ 0x02
  77. #define MII_BUSY_ 0x01
  78. #define MII_READ_ 0x00 /* ~of MII Write bit */
  79. #define MII_DATA 0x118
  80. #define FLOW 0x11C
  81. #define VLAN1 0x120
  82. #define COE_CR 0x130
  83. #define Tx_COE_EN_ 0x00010000
  84. #define Rx_COE_EN_ 0x00000001
  85. /* Vendor-specific PHY Definitions */
  86. #define PHY_INT_SRC 29
  87. #define PHY_INT_MASK 30
  88. #define PHY_INT_MASK_ANEG_COMP_ ((u16)0x0040)
  89. #define PHY_INT_MASK_LINK_DOWN_ ((u16)0x0010)
  90. #define PHY_INT_MASK_DEFAULT_ (PHY_INT_MASK_ANEG_COMP_ | \
  91. PHY_INT_MASK_LINK_DOWN_)
  92. /* USB Vendor Requests */
  93. #define USB_VENDOR_REQUEST_WRITE_REGISTER 0xA0
  94. #define USB_VENDOR_REQUEST_READ_REGISTER 0xA1
  95. /* Some extra defines */
  96. #define HS_USB_PKT_SIZE 512
  97. #define FS_USB_PKT_SIZE 64
  98. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  99. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  100. #define DEFAULT_BULK_IN_DELAY 0x00002000
  101. #define MAX_SINGLE_PACKET_SIZE 2048
  102. #define EEPROM_MAC_OFFSET 0x01
  103. #define SMSC95XX_INTERNAL_PHY_ID 1
  104. #define ETH_P_8021Q 0x8100 /* 802.1Q VLAN Extended Header */
  105. /* local defines */
  106. #define SMSC95XX_BASE_NAME "sms"
  107. #define USB_CTRL_SET_TIMEOUT 5000
  108. #define USB_CTRL_GET_TIMEOUT 5000
  109. #define USB_BULK_SEND_TIMEOUT 5000
  110. #define USB_BULK_RECV_TIMEOUT 5000
  111. #define AX_RX_URB_SIZE 2048
  112. #define PHY_CONNECT_TIMEOUT 5000
  113. #define TURBO_MODE
  114. /* local vars */
  115. static int curr_eth_dev; /* index for name of next device detected */
  116. /*
  117. * Smsc95xx infrastructure commands
  118. */
  119. static int smsc95xx_write_reg(struct ueth_data *dev, u32 index, u32 data)
  120. {
  121. int len;
  122. cpu_to_le32s(&data);
  123. len = usb_control_msg(dev->pusb_dev, usb_sndctrlpipe(dev->pusb_dev, 0),
  124. USB_VENDOR_REQUEST_WRITE_REGISTER,
  125. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  126. 00, index, &data, sizeof(data), USB_CTRL_SET_TIMEOUT);
  127. if (len != sizeof(data)) {
  128. debug("smsc95xx_write_reg failed: index=%d, data=%d, len=%d",
  129. index, data, len);
  130. return -1;
  131. }
  132. return 0;
  133. }
  134. static int smsc95xx_read_reg(struct ueth_data *dev, u32 index, u32 *data)
  135. {
  136. int len;
  137. len = usb_control_msg(dev->pusb_dev, usb_rcvctrlpipe(dev->pusb_dev, 0),
  138. USB_VENDOR_REQUEST_READ_REGISTER,
  139. USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  140. 00, index, data, sizeof(data), USB_CTRL_GET_TIMEOUT);
  141. if (len != sizeof(data)) {
  142. debug("smsc95xx_read_reg failed: index=%d, len=%d",
  143. index, len);
  144. return -1;
  145. }
  146. le32_to_cpus(data);
  147. return 0;
  148. }
  149. /* Loop until the read is completed with timeout */
  150. static int smsc95xx_phy_wait_not_busy(struct ueth_data *dev)
  151. {
  152. unsigned long start_time = get_timer(0);
  153. u32 val;
  154. do {
  155. smsc95xx_read_reg(dev, MII_ADDR, &val);
  156. if (!(val & MII_BUSY_))
  157. return 0;
  158. } while (get_timer(start_time) < 1 * 1000 * 1000);
  159. return -1;
  160. }
  161. static int smsc95xx_mdio_read(struct ueth_data *dev, int phy_id, int idx)
  162. {
  163. u32 val, addr;
  164. /* confirm MII not busy */
  165. if (smsc95xx_phy_wait_not_busy(dev)) {
  166. debug("MII is busy in smsc95xx_mdio_read\n");
  167. return -1;
  168. }
  169. /* set the address, index & direction (read from PHY) */
  170. addr = (phy_id << 11) | (idx << 6) | MII_READ_;
  171. smsc95xx_write_reg(dev, MII_ADDR, addr);
  172. if (smsc95xx_phy_wait_not_busy(dev)) {
  173. debug("Timed out reading MII reg %02X\n", idx);
  174. return -1;
  175. }
  176. smsc95xx_read_reg(dev, MII_DATA, &val);
  177. return (u16)(val & 0xFFFF);
  178. }
  179. static void smsc95xx_mdio_write(struct ueth_data *dev, int phy_id, int idx,
  180. int regval)
  181. {
  182. u32 val, addr;
  183. /* confirm MII not busy */
  184. if (smsc95xx_phy_wait_not_busy(dev)) {
  185. debug("MII is busy in smsc95xx_mdio_write\n");
  186. return;
  187. }
  188. val = regval;
  189. smsc95xx_write_reg(dev, MII_DATA, val);
  190. /* set the address, index & direction (write to PHY) */
  191. addr = (phy_id << 11) | (idx << 6) | MII_WRITE_;
  192. smsc95xx_write_reg(dev, MII_ADDR, addr);
  193. if (smsc95xx_phy_wait_not_busy(dev))
  194. debug("Timed out writing MII reg %02X\n", idx);
  195. }
  196. static int smsc95xx_eeprom_confirm_not_busy(struct ueth_data *dev)
  197. {
  198. unsigned long start_time = get_timer(0);
  199. u32 val;
  200. do {
  201. smsc95xx_read_reg(dev, E2P_CMD, &val);
  202. if (!(val & E2P_CMD_LOADED_)) {
  203. debug("No EEPROM present\n");
  204. return -1;
  205. }
  206. if (!(val & E2P_CMD_BUSY_))
  207. return 0;
  208. udelay(40);
  209. } while (get_timer(start_time) < 1 * 1000 * 1000);
  210. debug("EEPROM is busy\n");
  211. return -1;
  212. }
  213. static int smsc95xx_wait_eeprom(struct ueth_data *dev)
  214. {
  215. unsigned long start_time = get_timer(0);
  216. u32 val;
  217. do {
  218. smsc95xx_read_reg(dev, E2P_CMD, &val);
  219. if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_))
  220. break;
  221. udelay(40);
  222. } while (get_timer(start_time) < 1 * 1000 * 1000);
  223. if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) {
  224. debug("EEPROM read operation timeout\n");
  225. return -1;
  226. }
  227. return 0;
  228. }
  229. static int smsc95xx_read_eeprom(struct ueth_data *dev, u32 offset, u32 length,
  230. u8 *data)
  231. {
  232. u32 val;
  233. int i, ret;
  234. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  235. if (ret)
  236. return ret;
  237. for (i = 0; i < length; i++) {
  238. val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_);
  239. smsc95xx_write_reg(dev, E2P_CMD, val);
  240. ret = smsc95xx_wait_eeprom(dev);
  241. if (ret < 0)
  242. return ret;
  243. smsc95xx_read_reg(dev, E2P_DATA, &val);
  244. data[i] = val & 0xFF;
  245. offset++;
  246. }
  247. return 0;
  248. }
  249. /*
  250. * mii_nway_restart - restart NWay (autonegotiation) for this interface
  251. *
  252. * Returns 0 on success, negative on error.
  253. */
  254. static int mii_nway_restart(struct ueth_data *dev)
  255. {
  256. int bmcr;
  257. int r = -1;
  258. /* if autoneg is off, it's an error */
  259. bmcr = smsc95xx_mdio_read(dev, dev->phy_id, MII_BMCR);
  260. if (bmcr & BMCR_ANENABLE) {
  261. bmcr |= BMCR_ANRESTART;
  262. smsc95xx_mdio_write(dev, dev->phy_id, MII_BMCR, bmcr);
  263. r = 0;
  264. }
  265. return r;
  266. }
  267. static int smsc95xx_phy_initialize(struct ueth_data *dev)
  268. {
  269. smsc95xx_mdio_write(dev, dev->phy_id, MII_BMCR, BMCR_RESET);
  270. smsc95xx_mdio_write(dev, dev->phy_id, MII_ADVERTISE,
  271. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  272. ADVERTISE_PAUSE_ASYM);
  273. /* read to clear */
  274. smsc95xx_mdio_read(dev, dev->phy_id, PHY_INT_SRC);
  275. smsc95xx_mdio_write(dev, dev->phy_id, PHY_INT_MASK,
  276. PHY_INT_MASK_DEFAULT_);
  277. mii_nway_restart(dev);
  278. debug("phy initialised succesfully\n");
  279. return 0;
  280. }
  281. static int smsc95xx_init_mac_address(struct eth_device *eth,
  282. struct ueth_data *dev)
  283. {
  284. /* try reading mac address from EEPROM */
  285. if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  286. eth->enetaddr) == 0) {
  287. if (is_valid_ether_addr(eth->enetaddr)) {
  288. /* eeprom values are valid so use them */
  289. debug("MAC address read from EEPROM\n");
  290. return 0;
  291. }
  292. }
  293. /*
  294. * No eeprom, or eeprom values are invalid. Generating a random MAC
  295. * address is not safe. Just return an error.
  296. */
  297. return -1;
  298. }
  299. static int smsc95xx_write_hwaddr(struct eth_device *eth)
  300. {
  301. struct ueth_data *dev = (struct ueth_data *)eth->priv;
  302. u32 addr_lo = __get_unaligned_le32(&eth->enetaddr[0]);
  303. u32 addr_hi = __get_unaligned_le16(&eth->enetaddr[4]);
  304. int ret;
  305. /* set hardware address */
  306. debug("** %s()\n", __func__);
  307. ret = smsc95xx_write_reg(dev, ADDRL, addr_lo);
  308. if (ret < 0)
  309. return ret;
  310. ret = smsc95xx_write_reg(dev, ADDRH, addr_hi);
  311. if (ret < 0)
  312. return ret;
  313. debug("MAC %pM\n", eth->enetaddr);
  314. dev->have_hwaddr = 1;
  315. return 0;
  316. }
  317. /* Enable or disable Tx & Rx checksum offload engines */
  318. static int smsc95xx_set_csums(struct ueth_data *dev,
  319. int use_tx_csum, int use_rx_csum)
  320. {
  321. u32 read_buf;
  322. int ret = smsc95xx_read_reg(dev, COE_CR, &read_buf);
  323. if (ret < 0)
  324. return ret;
  325. if (use_tx_csum)
  326. read_buf |= Tx_COE_EN_;
  327. else
  328. read_buf &= ~Tx_COE_EN_;
  329. if (use_rx_csum)
  330. read_buf |= Rx_COE_EN_;
  331. else
  332. read_buf &= ~Rx_COE_EN_;
  333. ret = smsc95xx_write_reg(dev, COE_CR, read_buf);
  334. if (ret < 0)
  335. return ret;
  336. debug("COE_CR = 0x%08x\n", read_buf);
  337. return 0;
  338. }
  339. static void smsc95xx_set_multicast(struct ueth_data *dev)
  340. {
  341. /* No multicast in u-boot */
  342. dev->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  343. }
  344. /* starts the TX path */
  345. static void smsc95xx_start_tx_path(struct ueth_data *dev)
  346. {
  347. u32 reg_val;
  348. /* Enable Tx at MAC */
  349. dev->mac_cr |= MAC_CR_TXEN_;
  350. smsc95xx_write_reg(dev, MAC_CR, dev->mac_cr);
  351. /* Enable Tx at SCSRs */
  352. reg_val = TX_CFG_ON_;
  353. smsc95xx_write_reg(dev, TX_CFG, reg_val);
  354. }
  355. /* Starts the Receive path */
  356. static void smsc95xx_start_rx_path(struct ueth_data *dev)
  357. {
  358. dev->mac_cr |= MAC_CR_RXEN_;
  359. smsc95xx_write_reg(dev, MAC_CR, dev->mac_cr);
  360. }
  361. /*
  362. * Smsc95xx callbacks
  363. */
  364. static int smsc95xx_init(struct eth_device *eth, bd_t *bd)
  365. {
  366. int ret;
  367. u32 write_buf;
  368. u32 read_buf;
  369. u32 burst_cap;
  370. int timeout;
  371. struct ueth_data *dev = (struct ueth_data *)eth->priv;
  372. #define TIMEOUT_RESOLUTION 50 /* ms */
  373. int link_detected;
  374. debug("** %s()\n", __func__);
  375. dev->phy_id = SMSC95XX_INTERNAL_PHY_ID; /* fixed phy id */
  376. write_buf = HW_CFG_LRST_;
  377. ret = smsc95xx_write_reg(dev, HW_CFG, write_buf);
  378. if (ret < 0)
  379. return ret;
  380. timeout = 0;
  381. do {
  382. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  383. if (ret < 0)
  384. return ret;
  385. udelay(10 * 1000);
  386. timeout++;
  387. } while ((read_buf & HW_CFG_LRST_) && (timeout < 100));
  388. if (timeout >= 100) {
  389. debug("timeout waiting for completion of Lite Reset\n");
  390. return -1;
  391. }
  392. write_buf = PM_CTL_PHY_RST_;
  393. ret = smsc95xx_write_reg(dev, PM_CTRL, write_buf);
  394. if (ret < 0)
  395. return ret;
  396. timeout = 0;
  397. do {
  398. ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf);
  399. if (ret < 0)
  400. return ret;
  401. udelay(10 * 1000);
  402. timeout++;
  403. } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100));
  404. if (timeout >= 100) {
  405. debug("timeout waiting for PHY Reset\n");
  406. return -1;
  407. }
  408. if (!dev->have_hwaddr && smsc95xx_init_mac_address(eth, dev) == 0)
  409. dev->have_hwaddr = 1;
  410. if (!dev->have_hwaddr) {
  411. puts("Error: SMSC95xx: No MAC address set - set usbethaddr\n");
  412. return -1;
  413. }
  414. if (smsc95xx_write_hwaddr(eth) < 0)
  415. return -1;
  416. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  417. if (ret < 0)
  418. return ret;
  419. debug("Read Value from HW_CFG : 0x%08x\n", read_buf);
  420. read_buf |= HW_CFG_BIR_;
  421. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  422. if (ret < 0)
  423. return ret;
  424. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  425. if (ret < 0)
  426. return ret;
  427. debug("Read Value from HW_CFG after writing "
  428. "HW_CFG_BIR_: 0x%08x\n", read_buf);
  429. #ifdef TURBO_MODE
  430. if (dev->pusb_dev->speed == USB_SPEED_HIGH) {
  431. burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  432. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  433. } else {
  434. burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  435. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  436. }
  437. #else
  438. burst_cap = 0;
  439. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  440. #endif
  441. debug("rx_urb_size=%ld\n", (ulong)dev->rx_urb_size);
  442. ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap);
  443. if (ret < 0)
  444. return ret;
  445. ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf);
  446. if (ret < 0)
  447. return ret;
  448. debug("Read Value from BURST_CAP after writing: 0x%08x\n", read_buf);
  449. read_buf = DEFAULT_BULK_IN_DELAY;
  450. ret = smsc95xx_write_reg(dev, BULK_IN_DLY, read_buf);
  451. if (ret < 0)
  452. return ret;
  453. ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf);
  454. if (ret < 0)
  455. return ret;
  456. debug("Read Value from BULK_IN_DLY after writing: "
  457. "0x%08x\n", read_buf);
  458. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  459. if (ret < 0)
  460. return ret;
  461. debug("Read Value from HW_CFG: 0x%08x\n", read_buf);
  462. #ifdef TURBO_MODE
  463. read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_);
  464. #endif
  465. read_buf &= ~HW_CFG_RXDOFF_;
  466. #define NET_IP_ALIGN 0
  467. read_buf |= NET_IP_ALIGN << 9;
  468. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  469. if (ret < 0)
  470. return ret;
  471. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  472. if (ret < 0)
  473. return ret;
  474. debug("Read Value from HW_CFG after writing: 0x%08x\n", read_buf);
  475. write_buf = 0xFFFFFFFF;
  476. ret = smsc95xx_write_reg(dev, INT_STS, write_buf);
  477. if (ret < 0)
  478. return ret;
  479. ret = smsc95xx_read_reg(dev, ID_REV, &read_buf);
  480. if (ret < 0)
  481. return ret;
  482. debug("ID_REV = 0x%08x\n", read_buf);
  483. /* Init Tx */
  484. write_buf = 0;
  485. ret = smsc95xx_write_reg(dev, FLOW, write_buf);
  486. if (ret < 0)
  487. return ret;
  488. read_buf = AFC_CFG_DEFAULT;
  489. ret = smsc95xx_write_reg(dev, AFC_CFG, read_buf);
  490. if (ret < 0)
  491. return ret;
  492. ret = smsc95xx_read_reg(dev, MAC_CR, &dev->mac_cr);
  493. if (ret < 0)
  494. return ret;
  495. /* Init Rx. Set Vlan */
  496. write_buf = (u32)ETH_P_8021Q;
  497. ret = smsc95xx_write_reg(dev, VLAN1, write_buf);
  498. if (ret < 0)
  499. return ret;
  500. /* Disable checksum offload engines */
  501. ret = smsc95xx_set_csums(dev, 0, 0);
  502. if (ret < 0) {
  503. debug("Failed to set csum offload: %d\n", ret);
  504. return ret;
  505. }
  506. smsc95xx_set_multicast(dev);
  507. if (smsc95xx_phy_initialize(dev) < 0)
  508. return -1;
  509. ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf);
  510. if (ret < 0)
  511. return ret;
  512. /* enable PHY interrupts */
  513. read_buf |= INT_EP_CTL_PHY_INT_;
  514. ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf);
  515. if (ret < 0)
  516. return ret;
  517. smsc95xx_start_tx_path(dev);
  518. smsc95xx_start_rx_path(dev);
  519. timeout = 0;
  520. do {
  521. link_detected = smsc95xx_mdio_read(dev, dev->phy_id, MII_BMSR)
  522. & BMSR_LSTATUS;
  523. if (!link_detected) {
  524. if (timeout == 0)
  525. printf("Waiting for Ethernet connection... ");
  526. udelay(TIMEOUT_RESOLUTION * 1000);
  527. timeout += TIMEOUT_RESOLUTION;
  528. }
  529. } while (!link_detected && timeout < PHY_CONNECT_TIMEOUT);
  530. if (link_detected) {
  531. if (timeout != 0)
  532. printf("done.\n");
  533. } else {
  534. printf("unable to connect.\n");
  535. return -1;
  536. }
  537. return 0;
  538. }
  539. static int smsc95xx_send(struct eth_device *eth, volatile void* packet,
  540. int length)
  541. {
  542. struct ueth_data *dev = (struct ueth_data *)eth->priv;
  543. int err;
  544. int actual_len;
  545. u32 tx_cmd_a;
  546. u32 tx_cmd_b;
  547. unsigned char msg[PKTSIZE + sizeof(tx_cmd_a) + sizeof(tx_cmd_b)];
  548. debug("** %s(), len %d, buf %#x\n", __func__, length, (int)msg);
  549. if (length > PKTSIZE)
  550. return -1;
  551. tx_cmd_a = (u32)length | TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
  552. tx_cmd_b = (u32)length;
  553. cpu_to_le32s(&tx_cmd_a);
  554. cpu_to_le32s(&tx_cmd_b);
  555. /* prepend cmd_a and cmd_b */
  556. memcpy(msg, &tx_cmd_a, sizeof(tx_cmd_a));
  557. memcpy(msg + sizeof(tx_cmd_a), &tx_cmd_b, sizeof(tx_cmd_b));
  558. memcpy(msg + sizeof(tx_cmd_a) + sizeof(tx_cmd_b), (void *)packet,
  559. length);
  560. err = usb_bulk_msg(dev->pusb_dev,
  561. usb_sndbulkpipe(dev->pusb_dev, dev->ep_out),
  562. (void *)msg,
  563. length + sizeof(tx_cmd_a) + sizeof(tx_cmd_b),
  564. &actual_len,
  565. USB_BULK_SEND_TIMEOUT);
  566. debug("Tx: len = %u, actual = %u, err = %d\n",
  567. length + sizeof(tx_cmd_a) + sizeof(tx_cmd_b),
  568. actual_len, err);
  569. return err;
  570. }
  571. static int smsc95xx_recv(struct eth_device *eth)
  572. {
  573. struct ueth_data *dev = (struct ueth_data *)eth->priv;
  574. static unsigned char recv_buf[AX_RX_URB_SIZE];
  575. unsigned char *buf_ptr;
  576. int err;
  577. int actual_len;
  578. u32 packet_len;
  579. int cur_buf_align;
  580. debug("** %s()\n", __func__);
  581. err = usb_bulk_msg(dev->pusb_dev,
  582. usb_rcvbulkpipe(dev->pusb_dev, dev->ep_in),
  583. (void *)recv_buf,
  584. AX_RX_URB_SIZE,
  585. &actual_len,
  586. USB_BULK_RECV_TIMEOUT);
  587. debug("Rx: len = %u, actual = %u, err = %d\n", AX_RX_URB_SIZE,
  588. actual_len, err);
  589. if (err != 0) {
  590. debug("Rx: failed to receive\n");
  591. return -1;
  592. }
  593. if (actual_len > AX_RX_URB_SIZE) {
  594. debug("Rx: received too many bytes %d\n", actual_len);
  595. return -1;
  596. }
  597. buf_ptr = recv_buf;
  598. while (actual_len > 0) {
  599. /*
  600. * 1st 4 bytes contain the length of the actual data plus error
  601. * info. Extract data length.
  602. */
  603. if (actual_len < sizeof(packet_len)) {
  604. debug("Rx: incomplete packet length\n");
  605. return -1;
  606. }
  607. memcpy(&packet_len, buf_ptr, sizeof(packet_len));
  608. le32_to_cpus(&packet_len);
  609. if (packet_len & RX_STS_ES_) {
  610. debug("Rx: Error header=%#x", packet_len);
  611. return -1;
  612. }
  613. packet_len = ((packet_len & RX_STS_FL_) >> 16);
  614. if (packet_len > actual_len - sizeof(packet_len)) {
  615. debug("Rx: too large packet: %d\n", packet_len);
  616. return -1;
  617. }
  618. /* Notify net stack */
  619. NetReceive(buf_ptr + sizeof(packet_len), packet_len - 4);
  620. /* Adjust for next iteration */
  621. actual_len -= sizeof(packet_len) + packet_len;
  622. buf_ptr += sizeof(packet_len) + packet_len;
  623. cur_buf_align = (int)buf_ptr - (int)recv_buf;
  624. if (cur_buf_align & 0x03) {
  625. int align = 4 - (cur_buf_align & 0x03);
  626. actual_len -= align;
  627. buf_ptr += align;
  628. }
  629. }
  630. return err;
  631. }
  632. static void smsc95xx_halt(struct eth_device *eth)
  633. {
  634. debug("** %s()\n", __func__);
  635. }
  636. /*
  637. * SMSC probing functions
  638. */
  639. void smsc95xx_eth_before_probe(void)
  640. {
  641. curr_eth_dev = 0;
  642. }
  643. struct smsc95xx_dongle {
  644. unsigned short vendor;
  645. unsigned short product;
  646. };
  647. static const struct smsc95xx_dongle smsc95xx_dongles[] = {
  648. { 0x0424, 0xec00 }, /* LAN9512/LAN9514 Ethernet */
  649. { 0x0424, 0x9500 }, /* LAN9500 Ethernet */
  650. { 0x0000, 0x0000 } /* END - Do not remove */
  651. };
  652. /* Probe to see if a new device is actually an SMSC device */
  653. int smsc95xx_eth_probe(struct usb_device *dev, unsigned int ifnum,
  654. struct ueth_data *ss)
  655. {
  656. struct usb_interface *iface;
  657. struct usb_interface_descriptor *iface_desc;
  658. int i;
  659. /* let's examine the device now */
  660. iface = &dev->config.if_desc[ifnum];
  661. iface_desc = &dev->config.if_desc[ifnum].desc;
  662. for (i = 0; smsc95xx_dongles[i].vendor != 0; i++) {
  663. if (dev->descriptor.idVendor == smsc95xx_dongles[i].vendor &&
  664. dev->descriptor.idProduct == smsc95xx_dongles[i].product)
  665. /* Found a supported dongle */
  666. break;
  667. }
  668. if (smsc95xx_dongles[i].vendor == 0)
  669. return 0;
  670. /* At this point, we know we've got a live one */
  671. debug("\n\nUSB Ethernet device detected\n");
  672. memset(ss, '\0', sizeof(struct ueth_data));
  673. /* Initialize the ueth_data structure with some useful info */
  674. ss->ifnum = ifnum;
  675. ss->pusb_dev = dev;
  676. ss->subclass = iface_desc->bInterfaceSubClass;
  677. ss->protocol = iface_desc->bInterfaceProtocol;
  678. /*
  679. * We are expecting a minimum of 3 endpoints - in, out (bulk), and int.
  680. * We will ignore any others.
  681. */
  682. for (i = 0; i < iface_desc->bNumEndpoints; i++) {
  683. /* is it an BULK endpoint? */
  684. if ((iface->ep_desc[i].bmAttributes &
  685. USB_ENDPOINT_XFERTYPE_MASK) == USB_ENDPOINT_XFER_BULK) {
  686. if (iface->ep_desc[i].bEndpointAddress & USB_DIR_IN)
  687. ss->ep_in =
  688. iface->ep_desc[i].bEndpointAddress &
  689. USB_ENDPOINT_NUMBER_MASK;
  690. else
  691. ss->ep_out =
  692. iface->ep_desc[i].bEndpointAddress &
  693. USB_ENDPOINT_NUMBER_MASK;
  694. }
  695. /* is it an interrupt endpoint? */
  696. if ((iface->ep_desc[i].bmAttributes &
  697. USB_ENDPOINT_XFERTYPE_MASK) == USB_ENDPOINT_XFER_INT) {
  698. ss->ep_int = iface->ep_desc[i].bEndpointAddress &
  699. USB_ENDPOINT_NUMBER_MASK;
  700. ss->irqinterval = iface->ep_desc[i].bInterval;
  701. }
  702. }
  703. debug("Endpoints In %d Out %d Int %d\n",
  704. ss->ep_in, ss->ep_out, ss->ep_int);
  705. /* Do some basic sanity checks, and bail if we find a problem */
  706. if (usb_set_interface(dev, iface_desc->bInterfaceNumber, 0) ||
  707. !ss->ep_in || !ss->ep_out || !ss->ep_int) {
  708. debug("Problems with device\n");
  709. return 0;
  710. }
  711. dev->privptr = (void *)ss;
  712. return 1;
  713. }
  714. int smsc95xx_eth_get_info(struct usb_device *dev, struct ueth_data *ss,
  715. struct eth_device *eth)
  716. {
  717. debug("** %s()\n", __func__);
  718. if (!eth) {
  719. debug("%s: missing parameter.\n", __func__);
  720. return 0;
  721. }
  722. sprintf(eth->name, "%s%d", SMSC95XX_BASE_NAME, curr_eth_dev++);
  723. eth->init = smsc95xx_init;
  724. eth->send = smsc95xx_send;
  725. eth->recv = smsc95xx_recv;
  726. eth->halt = smsc95xx_halt;
  727. eth->write_hwaddr = smsc95xx_write_hwaddr;
  728. eth->priv = ss;
  729. return 1;
  730. }