bf518f-ezbrd.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. /*
  2. * U-boot - Configuration file for BF518F EZBrd board
  3. */
  4. #ifndef __CONFIG_BF518F_EZBRD_H__
  5. #define __CONFIG_BF518F_EZBRD_H__
  6. #include <asm/blackfin-config-pre.h>
  7. /*
  8. * Processor Settings
  9. */
  10. #define CONFIG_BFIN_CPU bf518-0.0
  11. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_PARA
  12. /*
  13. * Clock Settings
  14. * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
  15. * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
  16. */
  17. /* CONFIG_CLKIN_HZ is any value in Hz */
  18. #define CONFIG_CLKIN_HZ 25000000
  19. /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
  20. /* 1 = CLKIN / 2 */
  21. #define CONFIG_CLKIN_HALF 0
  22. /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
  23. /* 1 = bypass PLL */
  24. #define CONFIG_PLL_BYPASS 0
  25. /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
  26. /* Values can range from 0-63 (where 0 means 64) */
  27. #define CONFIG_VCO_MULT 16
  28. /* CCLK_DIV controls the core clock divider */
  29. /* Values can be 1, 2, 4, or 8 ONLY */
  30. #define CONFIG_CCLK_DIV 1
  31. /* SCLK_DIV controls the system clock divider */
  32. /* Values can range from 1-15 */
  33. #define CONFIG_SCLK_DIV 5
  34. /*
  35. * Memory Settings
  36. */
  37. /* This board has a 64meg MT48H32M16 */
  38. #define CONFIG_MEM_ADD_WDTH 10
  39. #define CONFIG_MEM_SIZE 64
  40. #define CONFIG_EBIU_SDRRC_VAL 0x0096
  41. #define CONFIG_EBIU_SDGCTL_VAL (SCTLE | CL_3 | PASR_ALL | TRAS_6 | TRP_3 | TRCD_3 | TWR_2 | PSS)
  42. #define CONFIG_EBIU_AMGCTL_VAL (AMCKEN | AMBEN_ALL)
  43. #define CONFIG_EBIU_AMBCTL0_VAL (B1WAT_15 | B1RAT_15 | B1HT_3 | B1RDYPOL | B0WAT_15 | B0RAT_15 | B0HT_3 | B0RDYPOL)
  44. #define CONFIG_EBIU_AMBCTL1_VAL (B3WAT_15 | B3RAT_15 | B3HT_3 | B3RDYPOL | B2WAT_15 | B2RAT_15 | B2HT_3 | B2RDYPOL)
  45. #define CONFIG_SYS_MONITOR_LEN (384 * 1024)
  46. #define CONFIG_SYS_MALLOC_LEN (384 * 1024)
  47. /*
  48. * Network Settings
  49. */
  50. #if !defined(__ADSPBF512__) && !defined(__ADSPBF514__)
  51. #define ADI_CMDS_NETWORK 1
  52. #define CONFIG_BFIN_MAC
  53. #define CONFIG_NETCONSOLE 1
  54. #define CONFIG_NET_MULTI 1
  55. #endif
  56. #define CONFIG_HOSTNAME bf518f-ezbrd
  57. #define CONFIG_PHY_ADDR 3
  58. /* Uncomment next line to use fixed MAC address */
  59. /* #define CONFIG_ETHADDR 02:80:ad:20:31:e8 */
  60. /*
  61. * Flash Settings
  62. */
  63. #define CONFIG_FLASH_CFI_DRIVER
  64. #define CONFIG_SYS_FLASH_BASE 0x20000000
  65. #define CONFIG_SYS_FLASH_CFI
  66. #define CONFIG_SYS_FLASH_PROTECTION
  67. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  68. #define CONFIG_SYS_MAX_FLASH_SECT 71
  69. /*
  70. * SPI Settings
  71. */
  72. #define CONFIG_BFIN_SPI
  73. #define CONFIG_ENV_SPI_MAX_HZ 30000000
  74. #define CONFIG_SF_DEFAULT_HZ 30000000
  75. #define CONFIG_SPI_FLASH
  76. #define CONFIG_SPI_FLASH_STMICRO
  77. /*
  78. * Env Storage Settings
  79. */
  80. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
  81. #define CONFIG_ENV_IS_IN_SPI_FLASH
  82. #define CONFIG_ENV_OFFSET 0x10000
  83. #define CONFIG_ENV_SIZE 0x2000
  84. #define CONFIG_ENV_SECT_SIZE 0x10000
  85. #else
  86. #define CONFIG_ENV_IS_IN_FLASH
  87. #define CONFIG_ENV_OFFSET 0x4000
  88. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
  89. #define CONFIG_ENV_SIZE 0x2000
  90. #define CONFIG_ENV_SECT_SIZE 0x2000
  91. #endif
  92. #define ENV_IS_EMBEDDED_CUSTOM
  93. /*
  94. * I2C Settings
  95. */
  96. #define CONFIG_BFIN_TWI_I2C 1
  97. #define CONFIG_HARD_I2C 1
  98. #define CONFIG_SYS_I2C_SPEED 50000
  99. #define CONFIG_SYS_I2C_SLAVE 0
  100. /*
  101. * SDH Settings
  102. */
  103. #if !defined(__ADSPBF512__)
  104. #define CONFIG_MMC
  105. #define CONFIG_BFIN_SDH
  106. #endif
  107. /*
  108. * Misc Settings
  109. */
  110. #define CONFIG_MISC_INIT_R
  111. #define CONFIG_RTC_BFIN
  112. #define CONFIG_UART_CONSOLE 0
  113. /*
  114. * Pull in common ADI header for remaining command/environment setup
  115. */
  116. #include <configs/bfin_adi_common.h>
  117. #include <asm/blackfin-config-post.h>
  118. #endif