lowlevel_init.S 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318
  1. /*
  2. * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. */
  19. #include <config.h>
  20. #include <version.h>
  21. #include <asm/processor.h>
  22. .macro write32, addr, data
  23. mov.l \addr ,r1
  24. mov.l \data ,r0
  25. mov.l r0, @r1
  26. .endm
  27. .macro write16, addr, data
  28. mov.l \addr ,r1
  29. mov.l \data ,r0
  30. mov.w r0, @r1
  31. .endm
  32. .macro write8, addr, data
  33. mov.l \addr ,r1
  34. mov.l \data ,r0
  35. mov.b r0, @r1
  36. .endm
  37. .macro wait_timer, time
  38. mov.l \time ,r3
  39. 1:
  40. nop
  41. tst r3, r3
  42. bf/s 1b
  43. dt r3
  44. .endm
  45. #include <asm/processor.h>
  46. .global lowlevel_init
  47. .text
  48. .align 2
  49. lowlevel_init:
  50. wait_timer WAIT_200US
  51. wait_timer WAIT_200US
  52. /*------- LBSC -------*/
  53. write32 MMSELR_A, MMSELR_D
  54. /*------- DBSC2 -------*/
  55. write32 DBSC2_DBCONF_A, DBSC2_DBCONF_D
  56. write32 DBSC2_DBTR0_A, DBSC2_DBTR0_D
  57. write32 DBSC2_DBTR1_A, DBSC2_DBTR1_D
  58. write32 DBSC2_DBTR2_A, DBSC2_DBTR2_D
  59. write32 DBSC2_DBFREQ_A, DBSC2_DBFREQ_D1
  60. write32 DBSC2_DBFREQ_A, DBSC2_DBFREQ_D2
  61. wait_timer WAIT_200US
  62. write32 DBSC2_DBDICODTOCD_A, DBSC2_DBDICODTOCD_D
  63. write32 DBSC2_DBCMDCNT_A, DBSC2_DBCMDCNT_D_CKE_H
  64. wait_timer WAIT_200US
  65. write32 DBSC2_DBCMDCNT_A, DBSC2_DBCMDCNT_D_PALL
  66. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_EMRS2
  67. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_EMRS3
  68. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_EMRS1_1
  69. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_MRS_1
  70. write32 DBSC2_DBCMDCNT_A, DBSC2_DBCMDCNT_D_PALL
  71. write32 DBSC2_DBCMDCNT_A, DBSC2_DBCMDCNT_D_REF
  72. write32 DBSC2_DBCMDCNT_A, DBSC2_DBCMDCNT_D_REF
  73. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_MRS_2
  74. wait_timer WAIT_200US
  75. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_EMRS1_2
  76. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_EMRS1_1
  77. write32 DBSC2_DBEN_A, DBSC2_DBEN_D
  78. write32 DBSC2_DBRFCNT1_A, DBSC2_DBRFCNT1_D
  79. write32 DBSC2_DBRFCNT2_A, DBSC2_DBRFCNT2_D
  80. write32 DBSC2_DBRFCNT0_A, DBSC2_DBRFCNT0_D
  81. wait_timer WAIT_200US
  82. /*------- GPIO -------*/
  83. write16 PACR_A, PACR_D
  84. write16 PBCR_A, PBCR_D
  85. write16 PCCR_A, PCCR_D
  86. write16 PDCR_A, PDCR_D
  87. write16 PECR_A, PECR_D
  88. write16 PFCR_A, PFCR_D
  89. write16 PGCR_A, PGCR_D
  90. write16 PHCR_A, PHCR_D
  91. write16 PJCR_A, PJCR_D
  92. write16 PKCR_A, PKCR_D
  93. write16 PLCR_A, PLCR_D
  94. write16 PMCR_A, PMCR_D
  95. write16 PNCR_A, PNCR_D
  96. write16 PPCR_A, PPCR_D
  97. write16 PQCR_A, PQCR_D
  98. write16 PRCR_A, PRCR_D
  99. write8 PEPUPR_A, PEPUPR_D
  100. write8 PHPUPR_A, PHPUPR_D
  101. write8 PJPUPR_A, PJPUPR_D
  102. write8 PKPUPR_A, PKPUPR_D
  103. write8 PLPUPR_A, PLPUPR_D
  104. write8 PMPUPR_A, PMPUPR_D
  105. write8 PNPUPR_A, PNPUPR_D
  106. write16 PPUPR1_A, PPUPR1_D
  107. write16 PPUPR2_A, PPUPR2_D
  108. write16 P1MSELR_A, P1MSELR_D
  109. write16 P2MSELR_A, P2MSELR_D
  110. /*------- LBSC -------*/
  111. write32 BCR_A, BCR_D
  112. write32 CS0BCR_A, CS0BCR_D
  113. write32 CS0WCR_A, CS0WCR_D
  114. write32 CS1BCR_A, CS1BCR_D
  115. write32 CS1WCR_A, CS1WCR_D
  116. write32 CS4BCR_A, CS4BCR_D
  117. write32 CS4WCR_A, CS4WCR_D
  118. mov.l PASCR_A, r0
  119. mov.l @r0, r2
  120. mov.l PASCR_32BIT_MODE, r1
  121. tst r1, r2
  122. bt lbsc_29bit
  123. write32 CS2BCR_A, CS_USB_BCR_D
  124. write32 CS2WCR_A, CS_USB_WCR_D
  125. write32 CS3BCR_A, CS_SD_BCR_D
  126. write32 CS3WCR_A, CS_SD_WCR_D
  127. write32 CS5BCR_A, CS_I2C_BCR_D
  128. write32 CS5WCR_A, CS_I2C_WCR_D
  129. write32 CS6BCR_A, CS0BCR_D
  130. write32 CS6WCR_A, CS0WCR_D
  131. bra lbsc_end
  132. nop
  133. lbsc_29bit:
  134. write32 CS5BCR_A, CS_USB_BCR_D
  135. write32 CS5WCR_A, CS_USB_WCR_D
  136. write32 CS6BCR_A, CS_SD_BCR_D
  137. write32 CS6WCR_A, CS_SD_WCR_D
  138. lbsc_end:
  139. write32 CCR_A, CCR_D
  140. rts
  141. nop
  142. .align 4
  143. /*------- LBSC -------*/
  144. MMSELR_A: .long 0xfc400020
  145. MMSELR_D: .long 0xa5a50002
  146. /*------- DBSC2 -------*/
  147. #define DBSC2_BASE 0xfe800000
  148. DBSC2_DBSTATE_A: .long DBSC2_BASE + 0x0c
  149. DBSC2_DBEN_A: .long DBSC2_BASE + 0x10
  150. DBSC2_DBCMDCNT_A: .long DBSC2_BASE + 0x14
  151. DBSC2_DBCONF_A: .long DBSC2_BASE + 0x20
  152. DBSC2_DBTR0_A: .long DBSC2_BASE + 0x30
  153. DBSC2_DBTR1_A: .long DBSC2_BASE + 0x34
  154. DBSC2_DBTR2_A: .long DBSC2_BASE + 0x38
  155. DBSC2_DBRFCNT0_A: .long DBSC2_BASE + 0x40
  156. DBSC2_DBRFCNT1_A: .long DBSC2_BASE + 0x44
  157. DBSC2_DBRFCNT2_A: .long DBSC2_BASE + 0x48
  158. DBSC2_DBRFSTS_A: .long DBSC2_BASE + 0x4c
  159. DBSC2_DBFREQ_A: .long DBSC2_BASE + 0x50
  160. DBSC2_DBDICODTOCD_A: .long DBSC2_BASE + 0x54
  161. DBSC2_DBMRCNT_A: .long DBSC2_BASE + 0x60
  162. DDR_DUMMY_ACCESS_A: .long 0x40000000
  163. DBSC2_DBCONF_D: .long 0x00630002
  164. DBSC2_DBTR0_D: .long 0x050b1f04
  165. DBSC2_DBTR1_D: .long 0x00040204
  166. DBSC2_DBTR2_D: .long 0x02100308
  167. DBSC2_DBFREQ_D1: .long 0x00000000
  168. DBSC2_DBFREQ_D2: .long 0x00000100
  169. DBSC2_DBDICODTOCD_D: .long 0x000f0907
  170. DBSC2_DBCMDCNT_D_CKE_H: .long 0x00000003
  171. DBSC2_DBCMDCNT_D_PALL: .long 0x00000002
  172. DBSC2_DBCMDCNT_D_REF: .long 0x00000004
  173. DBSC2_DBMRCNT_D_EMRS2: .long 0x00020000
  174. DBSC2_DBMRCNT_D_EMRS3: .long 0x00030000
  175. DBSC2_DBMRCNT_D_EMRS1_1: .long 0x00010006
  176. DBSC2_DBMRCNT_D_EMRS1_2: .long 0x00010386
  177. DBSC2_DBMRCNT_D_MRS_1: .long 0x00000952
  178. DBSC2_DBMRCNT_D_MRS_2: .long 0x00000852
  179. DBSC2_DBEN_D: .long 0x00000001
  180. DBSC2_DBPDCNT0_D3: .long 0x00000080
  181. DBSC2_DBRFCNT1_D: .long 0x00000926
  182. DBSC2_DBRFCNT2_D: .long 0x00fe00fe
  183. DBSC2_DBRFCNT0_D: .long 0x00010000
  184. WAIT_200US: .long 33333
  185. /*------- GPIO -------*/
  186. #define GPIO_BASE 0xffe70000
  187. PACR_A: .long GPIO_BASE + 0x00
  188. PBCR_A: .long GPIO_BASE + 0x02
  189. PCCR_A: .long GPIO_BASE + 0x04
  190. PDCR_A: .long GPIO_BASE + 0x06
  191. PECR_A: .long GPIO_BASE + 0x08
  192. PFCR_A: .long GPIO_BASE + 0x0a
  193. PGCR_A: .long GPIO_BASE + 0x0c
  194. PHCR_A: .long GPIO_BASE + 0x0e
  195. PJCR_A: .long GPIO_BASE + 0x10
  196. PKCR_A: .long GPIO_BASE + 0x12
  197. PLCR_A: .long GPIO_BASE + 0x14
  198. PMCR_A: .long GPIO_BASE + 0x16
  199. PNCR_A: .long GPIO_BASE + 0x18
  200. PPCR_A: .long GPIO_BASE + 0x1a
  201. PQCR_A: .long GPIO_BASE + 0x1c
  202. PRCR_A: .long GPIO_BASE + 0x1e
  203. PEPUPR_A: .long GPIO_BASE + 0x48
  204. PHPUPR_A: .long GPIO_BASE + 0x4e
  205. PJPUPR_A: .long GPIO_BASE + 0x50
  206. PKPUPR_A: .long GPIO_BASE + 0x52
  207. PLPUPR_A: .long GPIO_BASE + 0x54
  208. PMPUPR_A: .long GPIO_BASE + 0x56
  209. PNPUPR_A: .long GPIO_BASE + 0x58
  210. PPUPR1_A: .long GPIO_BASE + 0x60
  211. PPUPR2_A: .long GPIO_BASE + 0x62
  212. P1MSELR_A: .long GPIO_BASE + 0x80
  213. P2MSELR_A: .long GPIO_BASE + 0x82
  214. PACR_D: .long 0x0000
  215. PBCR_D: .long 0x0000
  216. PCCR_D: .long 0x0000
  217. PDCR_D: .long 0x0000
  218. PECR_D: .long 0x0000
  219. PFCR_D: .long 0x0000
  220. PGCR_D: .long 0x0000
  221. PHCR_D: .long 0x00c0
  222. PJCR_D: .long 0xc3fc
  223. PKCR_D: .long 0x03ff
  224. PLCR_D: .long 0x0000
  225. PMCR_D: .long 0xffff
  226. PNCR_D: .long 0xf0c3
  227. PPCR_D: .long 0x0000
  228. PQCR_D: .long 0x0000
  229. PRCR_D: .long 0x0000
  230. PEPUPR_D: .long 0xff
  231. PHPUPR_D: .long 0x00
  232. PJPUPR_D: .long 0x00
  233. PKPUPR_D: .long 0x00
  234. PLPUPR_D: .long 0x00
  235. PMPUPR_D: .long 0xfc
  236. PNPUPR_D: .long 0x00
  237. PPUPR1_D: .long 0xffbf
  238. PPUPR2_D: .long 0xff00
  239. P1MSELR_D: .long 0x3780
  240. P2MSELR_D: .long 0x0000
  241. /*------- LBSC -------*/
  242. PASCR_A: .long 0xff000070
  243. PASCR_32BIT_MODE: .long 0x80000000 /* check booting mode */
  244. BCR_A: .long BCR
  245. CS0BCR_A: .long CS0BCR
  246. CS0WCR_A: .long CS0WCR
  247. CS1BCR_A: .long CS1BCR
  248. CS1WCR_A: .long CS1WCR
  249. CS2BCR_A: .long CS2BCR
  250. CS2WCR_A: .long CS2WCR
  251. CS3BCR_A: .long CS3BCR
  252. CS3WCR_A: .long CS3WCR
  253. CS4BCR_A: .long CS4BCR
  254. CS4WCR_A: .long CS4WCR
  255. CS5BCR_A: .long CS5BCR
  256. CS5WCR_A: .long CS5WCR
  257. CS6BCR_A: .long CS6BCR
  258. CS6WCR_A: .long CS6WCR
  259. BCR_D: .long 0x80000003
  260. CS0BCR_D: .long 0x22222340
  261. CS0WCR_D: .long 0x00111118
  262. CS1BCR_D: .long 0x11111100
  263. CS1WCR_D: .long 0x33333303
  264. CS4BCR_D: .long 0x11111300
  265. CS4WCR_D: .long 0x00101012
  266. /* USB setting : 32bit mode = CS2, 29bit mode = CS5 */
  267. CS_USB_BCR_D: .long 0x11111200
  268. CS_USB_WCR_D: .long 0x00020004
  269. /* SD setting : 32bit mode = CS3, 29bit mode = CS6 */
  270. CS_SD_BCR_D: .long 0x00000300
  271. CS_SD_WCR_D: .long 0x00030108
  272. /* I2C setting : 32bit mode = CS5, 29bit mode = CS1(already setting) */
  273. CS_I2C_BCR_D: .long 0x11111100
  274. CS_I2C_WCR_D: .long 0x00000003
  275. CCR_A: .long 0xff00001c
  276. CCR_D: .long 0x0000090b