mpc8349emds.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566
  1. /*
  2. * (C) Copyright 2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. */
  24. #include <common.h>
  25. #include <ioports.h>
  26. #include <mpc83xx.h>
  27. #include <asm/mpc8349_pci.h>
  28. #include <i2c.h>
  29. #include <spd.h>
  30. #include <miiphy.h>
  31. #include <command.h>
  32. #if defined(CONFIG_SPD_EEPROM)
  33. #include <spd_sdram.h>
  34. #endif
  35. int fixed_sdram(void);
  36. void sdram_init(void);
  37. #if defined(CONFIG_DDR_ECC) && defined(CONFIG_MPC83XX)
  38. void ddr_enable_ecc(unsigned int dram_size);
  39. #endif
  40. int board_early_init_f (void)
  41. {
  42. volatile u8* bcsr = (volatile u8*)CFG_BCSR;
  43. /* Enable flash write */
  44. bcsr[1] &= ~0x01;
  45. #ifdef CFG_USE_MPC834XSYS_USB_PHY
  46. /* Use USB PHY on SYS board */
  47. bcsr[5] |= 0x02;
  48. #endif
  49. return 0;
  50. }
  51. #define ns2clk(ns) (ns / (1000000000 / CONFIG_8349_CLKIN) + 1)
  52. long int initdram (int board_type)
  53. {
  54. volatile immap_t *im = (immap_t *)CFG_IMMRBAR;
  55. u32 msize = 0;
  56. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
  57. return -1;
  58. puts("Initializing\n");
  59. /* DDR SDRAM - Main SODIMM */
  60. im->sysconf.ddrlaw[0].bar = CFG_DDR_BASE & LAWBAR_BAR;
  61. #if defined(CONFIG_SPD_EEPROM)
  62. msize = spd_sdram();
  63. #else
  64. msize = fixed_sdram();
  65. #endif
  66. /*
  67. * Initialize SDRAM if it is on local bus.
  68. */
  69. sdram_init();
  70. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  71. /*
  72. * Initialize and enable DDR ECC.
  73. */
  74. ddr_enable_ecc(msize * 1024 * 1024);
  75. #endif
  76. puts(" DDR RAM: ");
  77. /* return total bus SDRAM size(bytes) -- DDR */
  78. return (msize * 1024 * 1024);
  79. }
  80. #if !defined(CONFIG_SPD_EEPROM)
  81. /*************************************************************************
  82. * fixed sdram init -- doesn't use serial presence detect.
  83. ************************************************************************/
  84. int fixed_sdram(void)
  85. {
  86. volatile immap_t *im = (immap_t *)CFG_IMMRBAR;
  87. u32 msize = 0;
  88. u32 ddr_size;
  89. u32 ddr_size_log2;
  90. msize = CFG_DDR_SIZE;
  91. for (ddr_size = msize << 20, ddr_size_log2 = 0;
  92. (ddr_size > 1);
  93. ddr_size = ddr_size>>1, ddr_size_log2++) {
  94. if (ddr_size & 1) {
  95. return -1;
  96. }
  97. }
  98. im->sysconf.ddrlaw[0].bar = ((CFG_DDR_SDRAM_BASE>>12) & 0xfffff);
  99. im->sysconf.ddrlaw[0].ar = LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
  100. #if (CFG_DDR_SIZE != 256)
  101. #warning Currenly any ddr size other than 256 is not supported
  102. #endif
  103. im->ddr.csbnds[2].csbnds = 0x0000000f;
  104. im->ddr.cs_config[2] = CFG_DDR_CONFIG;
  105. /* currently we use only one CS, so disable the other banks */
  106. im->ddr.cs_config[0] = 0;
  107. im->ddr.cs_config[1] = 0;
  108. im->ddr.cs_config[3] = 0;
  109. im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1;
  110. im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2;
  111. im->ddr.sdram_cfg =
  112. SDRAM_CFG_SREN
  113. #if defined(CONFIG_DDR_2T_TIMING)
  114. | SDRAM_CFG_2T_EN
  115. #endif
  116. | 2 << SDRAM_CFG_SDRAM_TYPE_SHIFT;
  117. #if defined (CONFIG_DDR_32BIT)
  118. /* for 32-bit mode burst length is 8 */
  119. im->ddr.sdram_cfg |= (SDRAM_CFG_32_BE | SDRAM_CFG_8_BE);
  120. #endif
  121. im->ddr.sdram_mode = CFG_DDR_MODE;
  122. im->ddr.sdram_interval = CFG_DDR_INTERVAL;
  123. udelay(200);
  124. /* enable DDR controller */
  125. im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
  126. return msize;
  127. }
  128. #endif/*!CFG_SPD_EEPROM*/
  129. int checkboard (void)
  130. {
  131. puts("Board: Freescale MPC8349EMDS\n");
  132. return 0;
  133. }
  134. /*
  135. * if MPC8349EMDS is soldered with SDRAM
  136. */
  137. #if defined(CFG_BR2_PRELIM) \
  138. && defined(CFG_OR2_PRELIM) \
  139. && defined(CFG_LBLAWBAR2_PRELIM) \
  140. && defined(CFG_LBLAWAR2_PRELIM)
  141. /*
  142. * Initialize SDRAM memory on the Local Bus.
  143. */
  144. void sdram_init(void)
  145. {
  146. volatile immap_t *immap = (immap_t *)CFG_IMMRBAR;
  147. volatile lbus8349_t *lbc= &immap->lbus;
  148. uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
  149. puts("\n SDRAM on Local Bus: ");
  150. print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  151. /*
  152. * Setup SDRAM Base and Option Registers, already done in cpu_init.c
  153. */
  154. /* setup mtrpt, lsrt and lbcr for LB bus */
  155. lbc->lbcr = CFG_LBC_LBCR;
  156. lbc->mrtpr = CFG_LBC_MRTPR;
  157. lbc->lsrt = CFG_LBC_LSRT;
  158. asm("sync");
  159. /*
  160. * Configure the SDRAM controller Machine Mode Register.
  161. */
  162. lbc->lsdmr = CFG_LBC_LSDMR_5; /* 0x40636733; normal operation */
  163. lbc->lsdmr = CFG_LBC_LSDMR_1; /* 0x68636733; precharge all the banks */
  164. asm("sync");
  165. *sdram_addr = 0xff;
  166. udelay(100);
  167. lbc->lsdmr = CFG_LBC_LSDMR_2; /* 0x48636733; auto refresh */
  168. asm("sync");
  169. /*1 times*/
  170. *sdram_addr = 0xff;
  171. udelay(100);
  172. /*2 times*/
  173. *sdram_addr = 0xff;
  174. udelay(100);
  175. /*3 times*/
  176. *sdram_addr = 0xff;
  177. udelay(100);
  178. /*4 times*/
  179. *sdram_addr = 0xff;
  180. udelay(100);
  181. /*5 times*/
  182. *sdram_addr = 0xff;
  183. udelay(100);
  184. /*6 times*/
  185. *sdram_addr = 0xff;
  186. udelay(100);
  187. /*7 times*/
  188. *sdram_addr = 0xff;
  189. udelay(100);
  190. /*8 times*/
  191. *sdram_addr = 0xff;
  192. udelay(100);
  193. /* 0x58636733; mode register write operation */
  194. lbc->lsdmr = CFG_LBC_LSDMR_4;
  195. asm("sync");
  196. *sdram_addr = 0xff;
  197. udelay(100);
  198. lbc->lsdmr = CFG_LBC_LSDMR_5; /* 0x40636733; normal operation */
  199. asm("sync");
  200. *sdram_addr = 0xff;
  201. udelay(100);
  202. }
  203. #else
  204. void sdram_init(void)
  205. {
  206. put("SDRAM on Local Bus is NOT available!\n");
  207. }
  208. #endif
  209. #if defined(CONFIG_DDR_ECC) && defined(CONFIG_DDR_ECC_CMD)
  210. /*
  211. * ECC user commands
  212. */
  213. void ecc_print_status(void)
  214. {
  215. volatile immap_t *immap = (immap_t *)CFG_IMMRBAR;
  216. volatile ddr8349_t *ddr = &immap->ddr;
  217. printf("\nECC mode: %s\n\n", (ddr->sdram_cfg & SDRAM_CFG_ECC_EN) ? "ON" : "OFF");
  218. /* Interrupts */
  219. printf("Memory Error Interrupt Enable:\n");
  220. printf(" Multiple-Bit Error Interrupt Enable: %d\n",
  221. (ddr->err_int_en & ECC_ERR_INT_EN_MBEE) ? 1 : 0);
  222. printf(" Single-Bit Error Interrupt Enable: %d\n",
  223. (ddr->err_int_en & ECC_ERR_INT_EN_SBEE) ? 1 : 0);
  224. printf(" Memory Select Error Interrupt Enable: %d\n\n",
  225. (ddr->err_int_en & ECC_ERR_INT_EN_MSEE) ? 1 : 0);
  226. /* Error disable */
  227. printf("Memory Error Disable:\n");
  228. printf(" Multiple-Bit Error Disable: %d\n",
  229. (ddr->err_disable & ECC_ERROR_DISABLE_MBED) ? 1 : 0);
  230. printf(" Sinle-Bit Error Disable: %d\n",
  231. (ddr->err_disable & ECC_ERROR_DISABLE_SBED) ? 1 : 0);
  232. printf(" Memory Select Error Disable: %d\n\n",
  233. (ddr->err_disable & ECC_ERROR_DISABLE_MSED) ? 1 : 0);
  234. /* Error injection */
  235. printf("Memory Data Path Error Injection Mask High/Low: %08lx %08lx\n",
  236. ddr->data_err_inject_hi, ddr->data_err_inject_lo);
  237. printf("Memory Data Path Error Injection Mask ECC:\n");
  238. printf(" ECC Mirror Byte: %d\n",
  239. (ddr->ecc_err_inject & ECC_ERR_INJECT_EMB) ? 1 : 0);
  240. printf(" ECC Injection Enable: %d\n",
  241. (ddr->ecc_err_inject & ECC_ERR_INJECT_EIEN) ? 1 : 0);
  242. printf(" ECC Error Injection Mask: 0x%02x\n\n",
  243. ddr->ecc_err_inject & ECC_ERR_INJECT_EEIM);
  244. /* SBE counter/threshold */
  245. printf("Memory Single-Bit Error Management (0..255):\n");
  246. printf(" Single-Bit Error Threshold: %d\n",
  247. (ddr->err_sbe & ECC_ERROR_MAN_SBET) >> ECC_ERROR_MAN_SBET_SHIFT);
  248. printf(" Single-Bit Error Counter: %d\n\n",
  249. (ddr->err_sbe & ECC_ERROR_MAN_SBEC) >> ECC_ERROR_MAN_SBEC_SHIFT);
  250. /* Error detect */
  251. printf("Memory Error Detect:\n");
  252. printf(" Multiple Memory Errors: %d\n",
  253. (ddr->err_detect & ECC_ERROR_DETECT_MME) ? 1 : 0);
  254. printf(" Multiple-Bit Error: %d\n",
  255. (ddr->err_detect & ECC_ERROR_DETECT_MBE) ? 1 : 0);
  256. printf(" Single-Bit Error: %d\n",
  257. (ddr->err_detect & ECC_ERROR_DETECT_SBE) ? 1 : 0);
  258. printf(" Memory Select Error: %d\n\n",
  259. (ddr->err_detect & ECC_ERROR_DETECT_MSE) ? 1 : 0);
  260. /* Capture data */
  261. printf("Memory Error Address Capture: 0x%08lx\n", ddr->capture_address);
  262. printf("Memory Data Path Read Capture High/Low: %08lx %08lx\n",
  263. ddr->capture_data_hi, ddr->capture_data_lo);
  264. printf("Memory Data Path Read Capture ECC: 0x%02x\n\n",
  265. ddr->capture_ecc & CAPTURE_ECC_ECE);
  266. printf("Memory Error Attributes Capture:\n");
  267. printf(" Data Beat Number: %d\n",
  268. (ddr->capture_attributes & ECC_CAPT_ATTR_BNUM) >> ECC_CAPT_ATTR_BNUM_SHIFT);
  269. printf(" Transaction Size: %d\n",
  270. (ddr->capture_attributes & ECC_CAPT_ATTR_TSIZ) >> ECC_CAPT_ATTR_TSIZ_SHIFT);
  271. printf(" Transaction Source: %d\n",
  272. (ddr->capture_attributes & ECC_CAPT_ATTR_TSRC) >> ECC_CAPT_ATTR_TSRC_SHIFT);
  273. printf(" Transaction Type: %d\n",
  274. (ddr->capture_attributes & ECC_CAPT_ATTR_TTYP) >> ECC_CAPT_ATTR_TTYP_SHIFT);
  275. printf(" Error Information Valid: %d\n\n",
  276. ddr->capture_attributes & ECC_CAPT_ATTR_VLD);
  277. }
  278. int do_ecc ( cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  279. {
  280. volatile immap_t *immap = (immap_t *)CFG_IMMRBAR;
  281. volatile ddr8349_t *ddr = &immap->ddr;
  282. volatile u32 val;
  283. u64 *addr, count, val64;
  284. register u64 *i;
  285. if (argc > 4) {
  286. printf ("Usage:\n%s\n", cmdtp->usage);
  287. return 1;
  288. }
  289. if (argc == 2) {
  290. if (strcmp(argv[1], "status") == 0) {
  291. ecc_print_status();
  292. return 0;
  293. } else if (strcmp(argv[1], "captureclear") == 0) {
  294. ddr->capture_address = 0;
  295. ddr->capture_data_hi = 0;
  296. ddr->capture_data_lo = 0;
  297. ddr->capture_ecc = 0;
  298. ddr->capture_attributes = 0;
  299. return 0;
  300. }
  301. }
  302. if (argc == 3) {
  303. if (strcmp(argv[1], "sbecnt") == 0) {
  304. val = simple_strtoul(argv[2], NULL, 10);
  305. if (val > 255) {
  306. printf("Incorrect Counter value, should be 0..255\n");
  307. return 1;
  308. }
  309. val = (val << ECC_ERROR_MAN_SBEC_SHIFT);
  310. val |= (ddr->err_sbe & ECC_ERROR_MAN_SBET);
  311. ddr->err_sbe = val;
  312. return 0;
  313. } else if (strcmp(argv[1], "sbethr") == 0) {
  314. val = simple_strtoul(argv[2], NULL, 10);
  315. if (val > 255) {
  316. printf("Incorrect Counter value, should be 0..255\n");
  317. return 1;
  318. }
  319. val = (val << ECC_ERROR_MAN_SBET_SHIFT);
  320. val |= (ddr->err_sbe & ECC_ERROR_MAN_SBEC);
  321. ddr->err_sbe = val;
  322. return 0;
  323. } else if (strcmp(argv[1], "errdisable") == 0) {
  324. val = ddr->err_disable;
  325. if (strcmp(argv[2], "+sbe") == 0) {
  326. val |= ECC_ERROR_DISABLE_SBED;
  327. } else if (strcmp(argv[2], "+mbe") == 0) {
  328. val |= ECC_ERROR_DISABLE_MBED;
  329. } else if (strcmp(argv[2], "+mse") == 0) {
  330. val |= ECC_ERROR_DISABLE_MSED;
  331. } else if (strcmp(argv[2], "+all") == 0) {
  332. val |= (ECC_ERROR_DISABLE_SBED |
  333. ECC_ERROR_DISABLE_MBED |
  334. ECC_ERROR_DISABLE_MSED);
  335. } else if (strcmp(argv[2], "-sbe") == 0) {
  336. val &= ~ECC_ERROR_DISABLE_SBED;
  337. } else if (strcmp(argv[2], "-mbe") == 0) {
  338. val &= ~ECC_ERROR_DISABLE_MBED;
  339. } else if (strcmp(argv[2], "-mse") == 0) {
  340. val &= ~ECC_ERROR_DISABLE_MSED;
  341. } else if (strcmp(argv[2], "-all") == 0) {
  342. val &= ~(ECC_ERROR_DISABLE_SBED |
  343. ECC_ERROR_DISABLE_MBED |
  344. ECC_ERROR_DISABLE_MSED);
  345. } else {
  346. printf("Incorrect err_disable field\n");
  347. return 1;
  348. }
  349. ddr->err_disable = val;
  350. __asm__ __volatile__ ("sync");
  351. __asm__ __volatile__ ("isync");
  352. return 0;
  353. } else if (strcmp(argv[1], "errdetectclr") == 0) {
  354. val = ddr->err_detect;
  355. if (strcmp(argv[2], "mme") == 0) {
  356. val |= ECC_ERROR_DETECT_MME;
  357. } else if (strcmp(argv[2], "sbe") == 0) {
  358. val |= ECC_ERROR_DETECT_SBE;
  359. } else if (strcmp(argv[2], "mbe") == 0) {
  360. val |= ECC_ERROR_DETECT_MBE;
  361. } else if (strcmp(argv[2], "mse") == 0) {
  362. val |= ECC_ERROR_DETECT_MSE;
  363. } else if (strcmp(argv[2], "all") == 0) {
  364. val |= (ECC_ERROR_DETECT_MME |
  365. ECC_ERROR_DETECT_MBE |
  366. ECC_ERROR_DETECT_SBE |
  367. ECC_ERROR_DETECT_MSE);
  368. } else {
  369. printf("Incorrect err_detect field\n");
  370. return 1;
  371. }
  372. ddr->err_detect = val;
  373. return 0;
  374. } else if (strcmp(argv[1], "injectdatahi") == 0) {
  375. val = simple_strtoul(argv[2], NULL, 16);
  376. ddr->data_err_inject_hi = val;
  377. return 0;
  378. } else if (strcmp(argv[1], "injectdatalo") == 0) {
  379. val = simple_strtoul(argv[2], NULL, 16);
  380. ddr->data_err_inject_lo = val;
  381. return 0;
  382. } else if (strcmp(argv[1], "injectecc") == 0) {
  383. val = simple_strtoul(argv[2], NULL, 16);
  384. if (val > 0xff) {
  385. printf("Incorrect ECC inject mask, should be 0x00..0xff\n");
  386. return 1;
  387. }
  388. val |= (ddr->ecc_err_inject & ~ECC_ERR_INJECT_EEIM);
  389. ddr->ecc_err_inject = val;
  390. return 0;
  391. } else if (strcmp(argv[1], "inject") == 0) {
  392. val = ddr->ecc_err_inject;
  393. if (strcmp(argv[2], "en") == 0)
  394. val |= ECC_ERR_INJECT_EIEN;
  395. else if (strcmp(argv[2], "dis") == 0)
  396. val &= ~ECC_ERR_INJECT_EIEN;
  397. else
  398. printf("Incorrect command\n");
  399. ddr->ecc_err_inject = val;
  400. __asm__ __volatile__ ("sync");
  401. __asm__ __volatile__ ("isync");
  402. return 0;
  403. } else if (strcmp(argv[1], "mirror") == 0) {
  404. val = ddr->ecc_err_inject;
  405. if (strcmp(argv[2], "en") == 0)
  406. val |= ECC_ERR_INJECT_EMB;
  407. else if (strcmp(argv[2], "dis") == 0)
  408. val &= ~ECC_ERR_INJECT_EMB;
  409. else
  410. printf("Incorrect command\n");
  411. ddr->ecc_err_inject = val;
  412. return 0;
  413. }
  414. }
  415. if (argc == 4) {
  416. if (strcmp(argv[1], "test") == 0) {
  417. addr = (u64 *)simple_strtoul(argv[2], NULL, 16);
  418. count = simple_strtoul(argv[3], NULL, 16);
  419. if ((u32)addr % 8) {
  420. printf("Address not alligned on double word boundary\n");
  421. return 1;
  422. }
  423. disable_interrupts();
  424. icache_disable();
  425. for (i = addr; i < addr + count; i++) {
  426. /* enable injects */
  427. ddr->ecc_err_inject |= ECC_ERR_INJECT_EIEN;
  428. __asm__ __volatile__ ("sync");
  429. __asm__ __volatile__ ("isync");
  430. /* write memory location injecting errors */
  431. *i = 0x1122334455667788ULL;
  432. __asm__ __volatile__ ("sync");
  433. /* disable injects */
  434. ddr->ecc_err_inject &= ~ECC_ERR_INJECT_EIEN;
  435. __asm__ __volatile__ ("sync");
  436. __asm__ __volatile__ ("isync");
  437. /* read data, this generates ECC error */
  438. val64 = *i;
  439. __asm__ __volatile__ ("sync");
  440. /* disable errors for ECC */
  441. ddr->err_disable |= ~ECC_ERROR_ENABLE;
  442. __asm__ __volatile__ ("sync");
  443. __asm__ __volatile__ ("isync");
  444. /* re-initialize memory, write the location again
  445. * NOT injecting errors this time */
  446. *i = 0xcafecafecafecafeULL;
  447. __asm__ __volatile__ ("sync");
  448. /* enable errors for ECC */
  449. ddr->err_disable &= ECC_ERROR_ENABLE;
  450. __asm__ __volatile__ ("sync");
  451. __asm__ __volatile__ ("isync");
  452. }
  453. icache_enable();
  454. enable_interrupts();
  455. return 0;
  456. }
  457. }
  458. printf ("Usage:\n%s\n", cmdtp->usage);
  459. return 1;
  460. }
  461. U_BOOT_CMD(
  462. ecc, 4, 0, do_ecc,
  463. "ecc - support for DDR ECC features\n",
  464. "status - print out status info\n"
  465. "ecc captureclear - clear capture regs data\n"
  466. "ecc sbecnt <val> - set Single-Bit Error counter\n"
  467. "ecc sbethr <val> - set Single-Bit Threshold\n"
  468. "ecc errdisable <flag> - clear/set disable Memory Error Disable, flag:\n"
  469. " [-|+]sbe - Single-Bit Error\n"
  470. " [-|+]mbe - Multiple-Bit Error\n"
  471. " [-|+]mse - Memory Select Error\n"
  472. " [-|+]all - all errors\n"
  473. "ecc errdetectclr <flag> - clear Memory Error Detect, flag:\n"
  474. " mme - Multiple Memory Errors\n"
  475. " sbe - Single-Bit Error\n"
  476. " mbe - Multiple-Bit Error\n"
  477. " mse - Memory Select Error\n"
  478. " all - all errors\n"
  479. "ecc injectdatahi <hi> - set Memory Data Path Error Injection Mask High\n"
  480. "ecc injectdatalo <lo> - set Memory Data Path Error Injection Mask Low\n"
  481. "ecc injectecc <ecc> - set ECC Error Injection Mask\n"
  482. "ecc inject <en|dis> - enable/disable error injection\n"
  483. "ecc mirror <en|dis> - enable/disable mirror byte\n"
  484. "ecc test <addr> <cnt> - test mem region:\n"
  485. " - enables injects\n"
  486. " - writes pattern injecting errors\n"
  487. " - disables injects\n"
  488. " - reads pattern back, generates error\n"
  489. " - re-inits memory"
  490. );
  491. #endif /* if defined(CONFIG_DDR_ECC) && defined(CONFIG_DDR_ECC_CMD) */