atmel_dataflash_spi.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176
  1. /*
  2. * Driver for ATMEL DataFlash support
  3. * Author : Hamid Ikdoumi (Atmel)
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. *
  20. */
  21. #include <common.h>
  22. #ifndef CONFIG_AT91_LEGACY
  23. #define CONFIG_AT91_LEGACY
  24. #warning Please update to use C structur SoC access !
  25. #endif
  26. #include <asm/arch/hardware.h>
  27. #include <asm/arch/clk.h>
  28. #include <asm/arch/gpio.h>
  29. #include <asm/arch/io.h>
  30. #include <asm/arch/at91_pio.h>
  31. #include <asm/arch/at91_spi.h>
  32. #include <dataflash.h>
  33. #define AT91_SPI_PCS0_DATAFLASH_CARD 0xE /* Chip Select 0: NPCS0%1110 */
  34. #define AT91_SPI_PCS1_DATAFLASH_CARD 0xD /* Chip Select 1: NPCS1%1101 */
  35. #define AT91_SPI_PCS2_DATAFLASH_CARD 0xB /* Chip Select 2: NPCS2%1011 */
  36. #define AT91_SPI_PCS3_DATAFLASH_CARD 0x7 /* Chip Select 3: NPCS3%0111 */
  37. void AT91F_SpiInit(void)
  38. {
  39. /* Reset the SPI */
  40. writel(AT91_SPI_SWRST, AT91_BASE_SPI + AT91_SPI_CR);
  41. /* Configure SPI in Master Mode with No CS selected !!! */
  42. writel(AT91_SPI_MSTR | AT91_SPI_MODFDIS | AT91_SPI_PCS,
  43. AT91_BASE_SPI + AT91_SPI_MR);
  44. /* Configure CS0 */
  45. writel(AT91_SPI_NCPHA |
  46. (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
  47. (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
  48. ((get_mck_clk_rate() / AT91_SPI_CLK) << 8),
  49. AT91_BASE_SPI + AT91_SPI_CSR(0));
  50. #ifdef CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS1
  51. /* Configure CS1 */
  52. writel(AT91_SPI_NCPHA |
  53. (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
  54. (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
  55. ((get_mck_clk_rate() / AT91_SPI_CLK) << 8),
  56. AT91_BASE_SPI + AT91_SPI_CSR(1));
  57. #endif
  58. #ifdef CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS2
  59. /* Configure CS2 */
  60. writel(AT91_SPI_NCPHA |
  61. (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
  62. (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
  63. ((get_mck_clk_rate() / AT91_SPI_CLK) << 8),
  64. AT91_BASE_SPI + AT91_SPI_CSR(2));
  65. #endif
  66. #ifdef CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3
  67. /* Configure CS3 */
  68. writel(AT91_SPI_NCPHA |
  69. (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
  70. (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
  71. ((get_mck_clk_rate() / AT91_SPI_CLK) << 8),
  72. AT91_BASE_SPI + AT91_SPI_CSR(3));
  73. #endif
  74. /* SPI_Enable */
  75. writel(AT91_SPI_SPIEN, AT91_BASE_SPI + AT91_SPI_CR);
  76. while (!(readl(AT91_BASE_SPI + AT91_SPI_SR) & AT91_SPI_SPIENS));
  77. /*
  78. * Add tempo to get SPI in a safe state.
  79. * Should not be needed for new silicon (Rev B)
  80. */
  81. udelay(500000);
  82. readl(AT91_BASE_SPI + AT91_SPI_SR);
  83. readl(AT91_BASE_SPI + AT91_SPI_RDR);
  84. }
  85. void AT91F_SpiEnable(int cs)
  86. {
  87. unsigned long mode;
  88. switch (cs) {
  89. case 0: /* Configure SPI CS0 for Serial DataFlash AT45DBxx */
  90. mode = readl(AT91_BASE_SPI + AT91_SPI_MR);
  91. mode &= 0xFFF0FFFF;
  92. writel(mode | ((AT91_SPI_PCS0_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
  93. AT91_BASE_SPI + AT91_SPI_MR);
  94. break;
  95. case 1: /* Configure SPI CS1 for Serial DataFlash AT45DBxx */
  96. mode = readl(AT91_BASE_SPI + AT91_SPI_MR);
  97. mode &= 0xFFF0FFFF;
  98. writel(mode | ((AT91_SPI_PCS1_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
  99. AT91_BASE_SPI + AT91_SPI_MR);
  100. break;
  101. case 2: /* Configure SPI CS2 for Serial DataFlash AT45DBxx */
  102. mode = readl(AT91_BASE_SPI + AT91_SPI_MR);
  103. mode &= 0xFFF0FFFF;
  104. writel(mode | ((AT91_SPI_PCS2_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
  105. AT91_BASE_SPI + AT91_SPI_MR);
  106. break;
  107. case 3:
  108. mode = readl(AT91_BASE_SPI + AT91_SPI_MR);
  109. mode &= 0xFFF0FFFF;
  110. writel(mode | ((AT91_SPI_PCS3_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
  111. AT91_BASE_SPI + AT91_SPI_MR);
  112. break;
  113. }
  114. /* SPI_Enable */
  115. writel(AT91_SPI_SPIEN, AT91_BASE_SPI + AT91_SPI_CR);
  116. }
  117. unsigned int AT91F_SpiWrite1(AT91PS_DataflashDesc pDesc);
  118. unsigned int AT91F_SpiWrite(AT91PS_DataflashDesc pDesc)
  119. {
  120. unsigned int timeout;
  121. pDesc->state = BUSY;
  122. writel(AT91_SPI_TXTDIS + AT91_SPI_RXTDIS, AT91_BASE_SPI + AT91_SPI_PTCR);
  123. /* Initialize the Transmit and Receive Pointer */
  124. writel((unsigned int)pDesc->rx_cmd_pt, AT91_BASE_SPI + AT91_SPI_RPR);
  125. writel((unsigned int)pDesc->tx_cmd_pt, AT91_BASE_SPI + AT91_SPI_TPR);
  126. /* Intialize the Transmit and Receive Counters */
  127. writel(pDesc->rx_cmd_size, AT91_BASE_SPI + AT91_SPI_RCR);
  128. writel(pDesc->tx_cmd_size, AT91_BASE_SPI + AT91_SPI_TCR);
  129. if (pDesc->tx_data_size != 0) {
  130. /* Initialize the Next Transmit and Next Receive Pointer */
  131. writel((unsigned int)pDesc->rx_data_pt, AT91_BASE_SPI + AT91_SPI_RNPR);
  132. writel((unsigned int)pDesc->tx_data_pt, AT91_BASE_SPI + AT91_SPI_TNPR);
  133. /* Intialize the Next Transmit and Next Receive Counters */
  134. writel(pDesc->rx_data_size, AT91_BASE_SPI + AT91_SPI_RNCR);
  135. writel(pDesc->tx_data_size, AT91_BASE_SPI + AT91_SPI_TNCR);
  136. }
  137. /* arm simple, non interrupt dependent timer */
  138. reset_timer_masked();
  139. timeout = 0;
  140. writel(AT91_SPI_TXTEN + AT91_SPI_RXTEN, AT91_BASE_SPI + AT91_SPI_PTCR);
  141. while (!(readl(AT91_BASE_SPI + AT91_SPI_SR) & AT91_SPI_RXBUFF) &&
  142. ((timeout = get_timer_masked()) < CONFIG_SYS_SPI_WRITE_TOUT));
  143. writel(AT91_SPI_TXTDIS + AT91_SPI_RXTDIS, AT91_BASE_SPI + AT91_SPI_PTCR);
  144. pDesc->state = IDLE;
  145. if (timeout >= CONFIG_SYS_SPI_WRITE_TOUT) {
  146. printf("Error Timeout\n\r");
  147. return DATAFLASH_ERROR;
  148. }
  149. return DATAFLASH_OK;
  150. }