bubinga.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430
  1. /*
  2. * (C) Copyright 2000-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405EP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_BUBINGA 1 /* ...on a BUBINGA board */
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  36. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  37. #define CONFIG_NO_SERIAL_EEPROM
  38. /*#undef CONFIG_NO_SERIAL_EEPROM*/
  39. /*----------------------------------------------------------------------------*/
  40. #ifdef CONFIG_NO_SERIAL_EEPROM
  41. /*
  42. !-------------------------------------------------------------------------------
  43. ! Defines for entry options.
  44. ! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
  45. ! are plugged in the board will be utilized as non-ECC DIMMs.
  46. !-------------------------------------------------------------------------------
  47. */
  48. #define AUTO_MEMORY_CONFIG
  49. #define DIMM_READ_ADDR 0xAB
  50. #define DIMM_WRITE_ADDR 0xAA
  51. /*
  52. !-------------------------------------------------------------------------------
  53. ! PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI,
  54. ! assuming a 33MHz input clock to the 405EP from the C9531.
  55. !-------------------------------------------------------------------------------
  56. */
  57. #define PLLMR0_DEFAULT PLLMR0_266_133_66
  58. #define PLLMR1_DEFAULT PLLMR1_266_133_66
  59. #endif
  60. /*----------------------------------------------------------------------------*/
  61. /*
  62. * Define here the location of the environment variables (FLASH or NVRAM).
  63. * Note: DENX encourages to use redundant environment in FLASH. NVRAM is only
  64. * supported for backward compatibility.
  65. */
  66. #if 1
  67. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  68. #else
  69. #define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
  70. #endif
  71. #define CONFIG_PREBOOT "echo;" \
  72. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  73. "echo"
  74. #undef CONFIG_BOOTARGS
  75. #define CONFIG_EXTRA_ENV_SETTINGS \
  76. "netdev=eth0\0" \
  77. "hostname=bubinga\0" \
  78. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  79. "nfsroot=$(serverip):$(rootpath)\0" \
  80. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  81. "addip=setenv bootargs $(bootargs) " \
  82. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  83. ":$(hostname):$(netdev):off panic=1\0" \
  84. "addtty=setenv bootargs $(bootargs) console=ttyS0,$(baudrate)\0"\
  85. "flash_nfs=run nfsargs addip addtty;" \
  86. "bootm $(kernel_addr)\0" \
  87. "flash_self=run ramargs addip addtty;" \
  88. "bootm $(kernel_addr) $(ramdisk_addr)\0" \
  89. "net_nfs=tftp 200000 $(bootfile);run nfsargs addip addtty;" \
  90. "bootm\0" \
  91. "rootpath=/opt/eldk/ppc_4xx\0" \
  92. "bootfile=/tftpboot/bubinga/uImage\0" \
  93. "kernel_addr=fff80000\0" \
  94. "ramdisk_addr=fff90000\0" \
  95. "load=tftp 100000 /tftpboot/bubinga/u-boot.bin\0" \
  96. "update=protect off fffc0000 ffffffff;era fffc0000 ffffffff;" \
  97. "cp.b 100000 fffc0000 40000;" \
  98. "setenv filesize;saveenv\0" \
  99. "upd=run load;run update\0" \
  100. ""
  101. #define CONFIG_BOOTCOMMAND "run net_nfs"
  102. #if 0
  103. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  104. #else
  105. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  106. #endif
  107. #define CONFIG_BAUDRATE 115200
  108. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  109. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  110. #define CONFIG_MII 1 /* MII PHY management */
  111. #define CONFIG_PHY_ADDR 1 /* PHY address */
  112. #define CONFIG_HAS_ETH1
  113. #define CONFIG_PHY1_ADDR 2 /* EMAC1 PHY address */
  114. #define CONFIG_NET_MULTI 1
  115. #define CFG_RX_ETH_BUFFER 16 /* Number of ethernet rx buffers & descriptors */
  116. #define CONFIG_RTC_DS174x 1 /* use DS1743 RTC in Bubinga */
  117. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  118. CFG_CMD_ASKENV | \
  119. CFG_CMD_CACHE | \
  120. CFG_CMD_DATE | \
  121. CFG_CMD_DHCP | \
  122. CFG_CMD_EEPROM | \
  123. CFG_CMD_ELF | \
  124. CFG_CMD_I2C | \
  125. CFG_CMD_IRQ | \
  126. CFG_CMD_MII | \
  127. CFG_CMD_NET | \
  128. CFG_CMD_PCI | \
  129. CFG_CMD_PING | \
  130. CFG_CMD_REGINFO | \
  131. CFG_CMD_SDRAM | \
  132. CFG_CMD_SNTP )
  133. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  134. #include <cmd_confdefs.h>
  135. #undef CONFIG_WATCHDOG /* watchdog disabled */
  136. #define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
  137. /*
  138. * Miscellaneous configurable options
  139. */
  140. #define CFG_LONGHELP /* undef to save memory */
  141. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  142. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  143. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  144. #else
  145. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  146. #endif
  147. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  148. #define CFG_MAXARGS 16 /* max number of command args */
  149. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  150. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  151. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  152. /*
  153. * If CFG_EXT_SERIAL_CLOCK, then the UART divisor is 1.
  154. * If CFG_405_UART_ERRATA_59, then UART divisor is 31.
  155. * Otherwise, UART divisor is determined by CPU Clock and CFG_BASE_BAUD value.
  156. * The Linux BASE_BAUD define should match this configuration.
  157. * baseBaud = cpuClock/(uartDivisor*16)
  158. * If CFG_405_UART_ERRATA_59 and 200MHz CPU clock,
  159. * set Linux BASE_BAUD to 403200.
  160. */
  161. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  162. #undef CFG_EXT_SERIAL_CLOCK /* external serial clock */
  163. #undef CFG_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  164. #define CFG_BASE_BAUD 691200
  165. /* The following table includes the supported baudrates */
  166. #define CFG_BAUDRATE_TABLE \
  167. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
  168. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  169. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  170. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  171. #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
  172. #define CONFIG_LOOPW 1 /* enable loopw command */
  173. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  174. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  175. /*-----------------------------------------------------------------------
  176. * I2C stuff
  177. *-----------------------------------------------------------------------
  178. */
  179. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  180. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  181. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  182. #define CFG_I2C_SLAVE 0x7F
  183. #define CFG_I2C_NOPROBES { 0x69 } /* avoid iprobe hangup (why?) */
  184. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */
  185. #if (CONFIG_COMMANDS & CFG_CMD_EEPROM)
  186. #define CFG_I2C_EEPROM_ADDR 0x50 /* I2C boot EEPROM (24C02W) */
  187. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  188. #endif
  189. /*-----------------------------------------------------------------------
  190. * PCI stuff
  191. *-----------------------------------------------------------------------
  192. */
  193. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  194. #define PCI_HOST_FORCE 1 /* configure as pci host */
  195. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  196. #define CONFIG_PCI /* include pci support */
  197. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  198. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  199. /* resource configuration */
  200. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  201. #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  202. #define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  203. #define CFG_PCI_CLASSCODE 0x0600 /* PCI Class Code: bridge/host */
  204. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  205. #define CFG_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  206. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  207. #define CFG_PCI_PTM2LA 0x00000000 /* disabled */
  208. #define CFG_PCI_PTM2MS 0x00000000 /* disabled */
  209. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  210. /*-----------------------------------------------------------------------
  211. * External peripheral base address
  212. *-----------------------------------------------------------------------
  213. */
  214. #define CFG_KEY_REG_BASE_ADDR 0xF0100000
  215. #define CFG_IR_REG_BASE_ADDR 0xF0200000
  216. #define CFG_FPGA_REG_BASE_ADDR 0xF0300000
  217. /*-----------------------------------------------------------------------
  218. * Start addresses for the final memory configuration
  219. * (Set up by the startup code)
  220. * Please note that CFG_SDRAM_BASE _must_ start at 0
  221. */
  222. #define CFG_SDRAM_BASE 0x00000000
  223. #define CFG_SRAM_BASE 0xFFF00000
  224. #define CFG_FLASH_BASE 0xFFF80000
  225. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  226. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  227. #define CFG_MONITOR_BASE (-CFG_MONITOR_LEN)
  228. /*
  229. * For booting Linux, the board info and command line data
  230. * have to be in the first 8 MB of memory, since this is
  231. * the maximum mapped by the Linux kernel during initialization.
  232. */
  233. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  234. /*-----------------------------------------------------------------------
  235. * FLASH organization
  236. */
  237. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  238. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  239. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  240. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  241. #define CFG_FLASH_ADDR0 0x5555
  242. #define CFG_FLASH_ADDR1 0x2aaa
  243. #define CFG_FLASH_WORD_SIZE unsigned char
  244. #ifdef CFG_ENV_IS_IN_FLASH
  245. #define CFG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
  246. #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
  247. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  248. /* Address and size of Redundant Environment Sector */
  249. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  250. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  251. #endif /* CFG_ENV_IS_IN_FLASH */
  252. /*-----------------------------------------------------------------------
  253. * NVRAM organization
  254. */
  255. #define CFG_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
  256. #define CFG_NVRAM_SIZE 0x1ff8 /* NVRAM size */
  257. #ifdef CFG_ENV_IS_IN_NVRAM
  258. #define CFG_ENV_SIZE 0x0ff8 /* Size of Environment vars */
  259. #define CFG_ENV_ADDR \
  260. (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE) /* Env */
  261. #endif
  262. /*-----------------------------------------------------------------------
  263. * Cache Configuration
  264. */
  265. #define CFG_DCACHE_SIZE 16384 /* For AMCC 405EP CPU */
  266. #define CFG_CACHELINE_SIZE 32 /* ... */
  267. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  268. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  269. #endif
  270. /*
  271. * Init Memory Controller:
  272. *
  273. * BR0/1 and OR0/1 (FLASH)
  274. */
  275. #define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */
  276. #define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
  277. /*-----------------------------------------------------------------------
  278. * Definitions for initial stack pointer and data area (in data cache)
  279. */
  280. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  281. #define CFG_TEMP_STACK_OCM 1
  282. /* On Chip Memory location */
  283. #define CFG_OCM_DATA_ADDR 0xF8000000
  284. #define CFG_OCM_DATA_SIZE 0x1000
  285. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
  286. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  287. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  288. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  289. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  290. /*-----------------------------------------------------------------------
  291. * External Bus Controller (EBC) Setup
  292. */
  293. /* Memory Bank 0 (Flash/SRAM) initialization */
  294. #define CFG_EBC_PB0AP 0x04006000
  295. #define CFG_EBC_PB0CR 0xFFF18000 /* BAS=0xFFF,BS=1MB,BU=R/W,BW=8bit */
  296. /* Memory Bank 1 (NVRAM/RTC) initialization */
  297. #define CFG_EBC_PB1AP 0x04041000
  298. #define CFG_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  299. /* Memory Bank 2 (not used) initialization */
  300. #define CFG_EBC_PB2AP 0x00000000
  301. #define CFG_EBC_PB2CR 0x00000000
  302. /* Memory Bank 2 (not used) initialization */
  303. #define CFG_EBC_PB3AP 0x00000000
  304. #define CFG_EBC_PB3CR 0x00000000
  305. /* Memory Bank 4 (FPGA regs) initialization */
  306. #define CFG_EBC_PB4AP 0x01815000
  307. #define CFG_EBC_PB4CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
  308. /*-----------------------------------------------------------------------
  309. * Definitions for Serial Presence Detect EEPROM address
  310. * (to get SDRAM settings)
  311. */
  312. #define SPD_EEPROM_ADDRESS 0x55
  313. /*-----------------------------------------------------------------------
  314. * Definitions for GPIO setup (PPC405EP specific)
  315. *
  316. * GPIO0[0] - External Bus Controller BLAST output
  317. * GPIO0[1-9] - Instruction trace outputs
  318. * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
  319. * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs
  320. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  321. * GPIO0[24-27] - UART0 control signal inputs/outputs
  322. * GPIO0[28-29] - UART1 data signal input/output
  323. * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
  324. */
  325. #define CFG_GPIO0_OSRH 0x55555555
  326. #define CFG_GPIO0_OSRL 0x40000110
  327. #define CFG_GPIO0_ISR1H 0x00000000
  328. #define CFG_GPIO0_ISR1L 0x15555445
  329. #define CFG_GPIO0_TSRH 0x00000000
  330. #define CFG_GPIO0_TSRL 0x00000000
  331. #define CFG_GPIO0_TCR 0xFFFF8014
  332. /*-----------------------------------------------------------------------
  333. * Some BUBINGA stuff...
  334. */
  335. #define NVRAM_BASE 0xF0000000
  336. #define FPGA_REG0 0xF0300000 /* FPGA Reg 0 */
  337. #define FPGA_REG1 0xF0300001 /* FPGA Reg 1 */
  338. #define NVRVFY1 0x4f532d4f /* used to determine if state data in */
  339. #define NVRVFY2 0x50454e00 /* NVRAM initialized (ascii for OS-OPEN)*/
  340. #define FPGA_REG0_F_RANGE 0x80 /* SDRAM PLL freq range */
  341. #define FPGA_REG0_EXT_INT_DIS 0x20 /* External interface disable */
  342. #define FPGA_REG0_LED_MASK 0x07 /* Board LEDs DS9, DS10, and DS11 */
  343. #define FPGA_REG0_LED0 0x04 /* Turn on LED0 */
  344. #define FPGA_REG0_LED1 0x02 /* Turn on LED1 */
  345. #define FPGA_REG0_LED2 0x01 /* Turn on LED2 */
  346. #define FPGA_REG1_SSPEC_DIS 0x80 /* C9531 Spread Spectrum disabled */
  347. #define FPGA_REG1_OFFBD_PCICLK 0x40 /* Onboard PCI clock selected */
  348. #define FPGA_REG1_CLOCK_MASK 0x30 /* Mask for C9531 output freq select */
  349. #define FPGA_REG1_CLOCK_BIT_SHIFT 4
  350. #define FPGA_REG1_PCI_INT_ARB 0x08 /* PCI Internal arbiter selected */
  351. #define FPGA_REG1_PCI_FREQ 0x04 /* PCI Frequency select */
  352. #define FPGA_REG1_OFFB_FLASH 0x02 /* Off board flash */
  353. #define FPGA_REG1_SRAM_BOOT 0x01 /* SRAM at 0xFFF80000 not Flash */
  354. /*
  355. * Internal Definitions
  356. *
  357. * Boot Flags
  358. */
  359. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  360. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  361. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  362. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  363. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  364. #endif
  365. #endif /* __CONFIG_H */