XPEDITE1K.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /************************************************************************
  23. * config for XPedite1000 from XES Inc.
  24. * Ported from EBONY config by Travis B. Sawyer <tsawyer@sandburst.com>
  25. * (C) Copyright 2003 Sandburst Corporation
  26. * board/config_EBONY.h - configuration for AMCC 440GP Ref (Ebony)
  27. ***********************************************************************/
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*-----------------------------------------------------------------------
  31. * High Level Configuration Options
  32. *----------------------------------------------------------------------*/
  33. #define CONFIG_XPEDITE1K 1 /* Board is XPedite 1000 */
  34. #define CONFIG_4xx 1 /* ... PPC4xx family */
  35. #define CONFIG_440 1
  36. #define CONFIG_440GX 1 /* 440 GX */
  37. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  38. #undef CFG_DRAM_TEST /* Disable-takes long time! */
  39. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  40. /* POST support */
  41. #define CONFIG_POST (CFG_POST_RTC | \
  42. CFG_POST_I2C)
  43. /*-----------------------------------------------------------------------
  44. * Base addresses -- Note these are effective addresses where the
  45. * actual resources get mapped (not physical addresses)
  46. *----------------------------------------------------------------------*/
  47. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  48. #define CFG_FLASH_BASE 0xfff80000 /* start of FLASH */
  49. #define CFG_MONITOR_BASE CFG_FLASH_BASE /* start of monitor */
  50. #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  51. #define CFG_PERIPHERAL_BASE 0xe0000000 /* internal peripherals */
  52. #define CFG_ISRAM_BASE 0xc0000000 /* internal SRAM */
  53. #define CFG_PCI_BASE 0xd0000000 /* internal PCI regs */
  54. #define CFG_NVRAM_BASE_ADDR (CFG_PERIPHERAL_BASE + 0x08000000)
  55. #define CFG_GPIO_BASE (CFG_PERIPHERAL_BASE + 0x00000700)
  56. #define USR_LED0 0x00000080
  57. #define USR_LED1 0x00000100
  58. #define USR_LED2 0x00000200
  59. #define USR_LED3 0x00000400
  60. #ifndef __ASSEMBLY__
  61. extern unsigned long in32(unsigned int);
  62. extern void out32(unsigned int, unsigned long);
  63. #define LED0_ON() out32(CFG_GPIO_BASE, (in32(CFG_GPIO_BASE) & ~USR_LED0))
  64. #define LED1_ON() out32(CFG_GPIO_BASE, (in32(CFG_GPIO_BASE) & ~USR_LED1))
  65. #define LED2_ON() out32(CFG_GPIO_BASE, (in32(CFG_GPIO_BASE) & ~USR_LED2))
  66. #define LED3_ON() out32(CFG_GPIO_BASE, (in32(CFG_GPIO_BASE) & ~USR_LED3))
  67. #define LED0_OFF() out32(CFG_GPIO_BASE, (in32(CFG_GPIO_BASE) | USR_LED0))
  68. #define LED1_OFF() out32(CFG_GPIO_BASE, (in32(CFG_GPIO_BASE) | USR_LED1))
  69. #define LED2_OFF() out32(CFG_GPIO_BASE, (in32(CFG_GPIO_BASE) | USR_LED2))
  70. #define LED3_OFF() out32(CFG_GPIO_BASE, (in32(CFG_GPIO_BASE) | USR_LED3))
  71. #endif
  72. /*-----------------------------------------------------------------------
  73. * Initial RAM & stack pointer (placed in internal SRAM)
  74. *----------------------------------------------------------------------*/
  75. #define CFG_TEMP_STACK_OCM 1
  76. #define CFG_OCM_DATA_ADDR CFG_ISRAM_BASE
  77. #define CFG_INIT_RAM_ADDR CFG_ISRAM_BASE /* Initial RAM address */
  78. #define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
  79. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  80. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  81. #define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4)
  82. #define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR
  83. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  84. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc*/
  85. /*-----------------------------------------------------------------------
  86. * Serial Port
  87. *----------------------------------------------------------------------*/
  88. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  89. #define CONFIG_BAUDRATE 9600
  90. #define CFG_BAUDRATE_TABLE \
  91. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400}
  92. /*-----------------------------------------------------------------------
  93. * NVRAM/RTC
  94. *
  95. * NOTE: Upper 8 bytes of NVRAM is where the RTC registers are located.
  96. * The DS1743 code assumes this condition (i.e. -- it assumes the base
  97. * address for the RTC registers is:
  98. *
  99. * CFG_NVRAM_BASE_ADDR + CFG_NVRAM_SIZE
  100. *
  101. *----------------------------------------------------------------------*/
  102. /* TBS: Xpedite 1000 has STMicro M41T00 via IIC */
  103. #define CONFIG_RTC_M41T11 1
  104. #define CFG_I2C_RTC_ADDR 0x68
  105. #define CFG_M41T11_BASE_YEAR 2000
  106. /*-----------------------------------------------------------------------
  107. * FLASH related
  108. *----------------------------------------------------------------------*/
  109. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  110. #define CFG_MAX_FLASH_SECT 8 /* sectors per device */
  111. #undef CFG_FLASH_CHECKSUM
  112. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  113. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  114. /*-----------------------------------------------------------------------
  115. * DDR SDRAM
  116. *----------------------------------------------------------------------*/
  117. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
  118. #define SPD_EEPROM_ADDRESS {0x54} /* SPD i2c spd addresses */
  119. #define CONFIG_VERY_BIG_RAM 1
  120. /*-----------------------------------------------------------------------
  121. * I2C
  122. *----------------------------------------------------------------------*/
  123. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  124. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  125. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  126. #define CFG_I2C_SLAVE 0x7f
  127. #define CFG_I2C_NOPROBES {0x55,0x56,0x57,0x58,0x59,0x5a,0x5b,0x5c,0x69} /* Don't probe these addrs */
  128. /*-----------------------------------------------------------------------
  129. * Environment
  130. *----------------------------------------------------------------------*/
  131. #define CFG_ENV_IS_IN_EEPROM 1
  132. #define CFG_ENV_SIZE 0x100 /* Size of Environment vars */
  133. #define CFG_ENV_OFFSET 0x100
  134. #define CFG_I2C_EEPROM_ADDR 0x50 /* this is actually the second page of the eeprom */
  135. #define CFG_I2C_EEPROM_ADDR_LEN 1
  136. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  137. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  138. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  139. #define CONFIG_BOOTARGS "root=/dev/hda1 "
  140. #define CONFIG_BOOTCOMMAND "bootm ffc00000" /* autoboot command */
  141. #define CONFIG_BOOTDELAY 5 /* disable autoboot */
  142. #define CONFIG_BAUDRATE 9600
  143. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  144. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  145. #define CONFIG_MII 1 /* MII PHY management */
  146. #define CONFIG_PHY_ADDR 0 /* PHY address phy0 not populated */
  147. #define CONFIG_PHY1_ADDR 1 /* PHY address phy1 not populated */
  148. #define CONFIG_PHY2_ADDR 4 /* PHY address phy2 */
  149. #define CONFIG_PHY3_ADDR 8 /* PHY address phy3 */
  150. #define CONFIG_NET_MULTI 1
  151. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  152. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  153. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  154. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  155. #define CONFIG_HAS_ETH2 1 /* add support for "eth2addr" */
  156. #define CONFIG_HAS_ETH3 1 /* add support for "eth3addr" */
  157. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  158. CFG_CMD_PCI | \
  159. CFG_CMD_IRQ | \
  160. CFG_CMD_I2C | \
  161. CFG_CMD_DATE | \
  162. CFG_CMD_BEDBUG | \
  163. CFG_CMD_EEPROM | \
  164. CFG_CMD_PING | \
  165. CFG_CMD_ELF | \
  166. CFG_CMD_MII | \
  167. CFG_CMD_DIAG | \
  168. CFG_CMD_FAT )
  169. /* CFG_CMD_DHCP | \ */
  170. /* CFG_CMD_KGDB | \ */
  171. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  172. #include <cmd_confdefs.h>
  173. #undef CONFIG_WATCHDOG /* watchdog disabled */
  174. /*
  175. * Miscellaneous configurable options
  176. */
  177. #define CFG_LONGHELP /* undef to save memory */
  178. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  179. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  180. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  181. #else
  182. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  183. #endif
  184. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  185. #define CFG_MAXARGS 16 /* max number of command args */
  186. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  187. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  188. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  189. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  190. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  191. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  192. /*-----------------------------------------------------------------------
  193. * PCI stuff
  194. *-----------------------------------------------------------------------
  195. */
  196. /* General PCI */
  197. #define CONFIG_PCI /* include pci support */
  198. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  199. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  200. #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE */
  201. /* Board-specific PCI */
  202. #define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */
  203. #define CFG_PCI_TARGET_INIT /* let board init pci target */
  204. #define CFG_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
  205. #define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  206. #define CFG_PCI_FORCE_PCI_CONV /* Force PCI Conventional Mode */
  207. /*
  208. * For booting Linux, the board info and command line data
  209. * have to be in the first 8 MB of memory, since this is
  210. * the maximum mapped by the Linux kernel during initialization.
  211. */
  212. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  213. /*-----------------------------------------------------------------------
  214. * Cache Configuration
  215. */
  216. #define CFG_DCACHE_SIZE 8192 /* For AMCC 440GX CPUs */
  217. #define CFG_CACHELINE_SIZE 32 /* ... */
  218. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  219. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  220. #endif
  221. /*
  222. * Internal Definitions
  223. *
  224. * Boot Flags
  225. */
  226. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  227. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  228. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  229. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  230. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  231. #endif
  232. #endif /* __CONFIG_H */