PMC405.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * (C) Copyright 2001-2004
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_PMC405 1 /* ...on a PMC405 board */
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  36. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  37. #define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
  38. #define CONFIG_BAUDRATE 9600
  39. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  40. #undef CONFIG_BOOTARGS
  41. #undef CONFIG_BOOTCOMMAND
  42. #define CONFIG_PREBOOT /* enable preboot variable */
  43. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  44. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  45. #define CONFIG_MII 1 /* MII PHY management */
  46. #define CONFIG_PHY_ADDR 0 /* PHY address */
  47. #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
  48. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  49. CFG_CMD_BSP | \
  50. CFG_CMD_PCI | \
  51. CFG_CMD_IRQ | \
  52. CFG_CMD_ELF | \
  53. CFG_CMD_DATE | \
  54. CFG_CMD_JFFS2 | \
  55. CFG_CMD_MII | \
  56. CFG_CMD_I2C | \
  57. CFG_CMD_PING | \
  58. CFG_CMD_UNIVERSE | \
  59. CFG_CMD_EEPROM )
  60. #define CONFIG_MAC_PARTITION
  61. #define CONFIG_DOS_PARTITION
  62. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  63. #include <cmd_confdefs.h>
  64. #undef CONFIG_WATCHDOG /* watchdog disabled */
  65. #define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
  66. #define CFG_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
  67. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  68. /*
  69. * Miscellaneous configurable options
  70. */
  71. #define CFG_LONGHELP /* undef to save memory */
  72. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  73. #undef CFG_HUSH_PARSER /* use "hush" command parser */
  74. #ifdef CFG_HUSH_PARSER
  75. #define CFG_PROMPT_HUSH_PS2 "> "
  76. #endif
  77. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  78. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  79. #else
  80. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  81. #endif
  82. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  83. #define CFG_MAXARGS 16 /* max number of command args */
  84. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  85. #define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
  86. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  87. #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
  88. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  89. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  90. #undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
  91. #define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
  92. #define CFG_BASE_BAUD 691200
  93. /* The following table includes the supported baudrates */
  94. #define CFG_BAUDRATE_TABLE \
  95. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  96. 57600, 115200, 230400, 460800, 921600 }
  97. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  98. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  99. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  100. #define CONFIG_LOOPW 1 /* enable loopw command */
  101. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  102. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  103. #define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
  104. /*-----------------------------------------------------------------------
  105. * PCI stuff
  106. *-----------------------------------------------------------------------
  107. */
  108. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  109. #define PCI_HOST_FORCE 1 /* configure as pci host */
  110. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  111. #define CONFIG_PCI /* include pci support */
  112. #define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
  113. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  114. /* resource configuration */
  115. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  116. #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
  117. #define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
  118. #define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  119. #define CFG_PCI_SUBSYS_DEVICEID 0x0408 /* PCI Device ID: PMC-405 */
  120. #define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
  121. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  122. #define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
  123. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  124. #define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
  125. #define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
  126. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  127. /*-----------------------------------------------------------------------
  128. * Start addresses for the final memory configuration
  129. * (Set up by the startup code)
  130. * Please note that CFG_SDRAM_BASE _must_ start at 0
  131. */
  132. #define CFG_SDRAM_BASE 0x00000000
  133. #define CFG_MONITOR_BASE 0xFFFC0000
  134. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  135. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  136. /*
  137. * For booting Linux, the board info and command line data
  138. * have to be in the first 8 MB of memory, since this is
  139. * the maximum mapped by the Linux kernel during initialization.
  140. */
  141. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  142. /*-----------------------------------------------------------------------
  143. * FLASH organization
  144. */
  145. #define CFG_FLASH_BASE 0xFE000000
  146. #define CFG_FLASH_INCREMENT 0x01000000
  147. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  148. #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  149. #define CFG_FLASH_PROTECTION 1 /* don't use hardware protection */
  150. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  151. #define CFG_MAX_FLASH_BANKS 2 /* max num of flash banks */
  152. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE, CFG_FLASH_BASE + CFG_FLASH_INCREMENT }
  153. #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  154. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  155. /*
  156. * JFFS2 partitions - second bank contains u-boot
  157. *
  158. */
  159. /* No command line, one static partition, whole device */
  160. #undef CONFIG_JFFS2_CMDLINE
  161. #define CONFIG_JFFS2_DEV "nor0"
  162. #define CONFIG_JFFS2_PART_SIZE 0x01b00000
  163. #define CONFIG_JFFS2_PART_OFFSET 0x00400000
  164. /* mtdparts command line support */
  165. /* Note: fake mtd_id used, no linux mtd map file */
  166. /*
  167. #define CONFIG_JFFS2_CMDLINE
  168. #define MTDIDS_DEFAULT "nor0=pmc405-0"
  169. #define MTDPARTS_DEFAULT "mtdparts=pmc405-0:-(jffs2)"
  170. */
  171. /*-----------------------------------------------------------------------
  172. * Environment Variable setup
  173. */
  174. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  175. #define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
  176. #define CFG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
  177. /* total size of a CAT24WC16 is 2048 bytes */
  178. #define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
  179. #define CFG_NVRAM_SIZE 242 /* NVRAM size */
  180. /*-----------------------------------------------------------------------
  181. * I2C EEPROM (CAT24WC16) for environment
  182. */
  183. #define CONFIG_HARD_I2C /* I2c with hardware support */
  184. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  185. #define CFG_I2C_SLAVE 0x7F
  186. #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  187. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  188. /* mask of address bits that overflow into the "EEPROM chip address" */
  189. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  190. #define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  191. /* 16 byte page write mode using*/
  192. /* last 4 bits of the address */
  193. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  194. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  195. /*-----------------------------------------------------------------------
  196. * Cache Configuration
  197. */
  198. #define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
  199. /* have only 8kB, 16kB is save here */
  200. #define CFG_CACHELINE_SIZE 32 /* ... */
  201. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  202. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  203. #endif
  204. /*-----------------------------------------------------------------------
  205. * External Bus Controller (EBC) Setup
  206. */
  207. #define FLASH0_BA 0xFF000000 /* FLASH 0 Base Address */
  208. #define FLASH1_BA 0xFE000000 /* FLASH 1 Base Address */
  209. #define CAN_BA 0xF0000000 /* CAN Base Address */
  210. #define RTC_BA 0xF0000500 /* RTC Base Address */
  211. #define CF_BA 0xF0100000 /* CompactFlash Base Address */
  212. /* Memory Bank 0 (Flash Bank 0) initialization */
  213. #define CFG_EBC_PB0AP 0x92015480
  214. #define CFG_EBC_PB0CR FLASH0_BA | 0x9A000 /* BAS=0xFF0,BS=16MB,BU=R/W,BW=16bit*/
  215. /* Memory Bank 1 (Flash Bank 1) initialization */
  216. #define CFG_EBC_PB1AP 0x92015480
  217. #define CFG_EBC_PB1CR FLASH1_BA | 0x9A000 /* BAS=0xFE0,BS=16MB,BU=R/W,BW=16bit*/
  218. /* Memory Bank 2 (CAN0, 1, RTC) initialization */
  219. #define CFG_EBC_PB2AP 0x03000440 /* TWT=5,TH=2,CSN=0,OEN=0,WBN=0,WBF=0 */
  220. #define CFG_EBC_PB2CR CAN_BA | 0x18000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  221. /* Memory Bank 3 (CompactFlash IDE, FPGA internal) initialization */
  222. #define CFG_EBC_PB3AP 0x010059C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  223. #define CFG_EBC_PB3CR CF_BA | 0x1A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
  224. /*-----------------------------------------------------------------------
  225. * FPGA stuff
  226. */
  227. #define CFG_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
  228. #define CFG_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
  229. /* FPGA program pin configuration */
  230. #define CFG_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
  231. #define CFG_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
  232. #define CFG_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
  233. #define CFG_FPGA_INIT 0x00010000 /* unused (ppc input) */
  234. #define CFG_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
  235. #define CFG_VXWORKS_MAC_PTR 0x00000000 /* Pass Ethernet MAC to VxWorks */
  236. /*-----------------------------------------------------------------------
  237. * Definitions for initial stack pointer and data area (in data cache)
  238. */
  239. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  240. #define CFG_TEMP_STACK_OCM 1
  241. /* On Chip Memory location */
  242. #define CFG_OCM_DATA_ADDR 0xF8000000
  243. #define CFG_OCM_DATA_SIZE 0x1000
  244. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
  245. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  246. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  247. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  248. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  249. /*
  250. * Internal Definitions
  251. *
  252. * Boot Flags
  253. */
  254. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  255. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  256. #endif /* __CONFIG_H */