PIP405.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. /*
  2. * (C) Copyright 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /***********************************************************
  29. * High Level Configuration Options
  30. * (easy to change)
  31. ***********************************************************/
  32. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_PIP405 1 /* ...on a PIP405 board */
  35. /***********************************************************
  36. * Clock
  37. ***********************************************************/
  38. #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
  39. /***********************************************************
  40. * Command definitions
  41. ***********************************************************/
  42. #define CONFIG_COMMANDS \
  43. (CONFIG_CMD_DFL | \
  44. CFG_CMD_IDE | \
  45. CFG_CMD_DHCP | \
  46. CFG_CMD_PCI | \
  47. CFG_CMD_CACHE | \
  48. CFG_CMD_IRQ | \
  49. CFG_CMD_ECHO | \
  50. CFG_CMD_EEPROM | \
  51. CFG_CMD_I2C | \
  52. CFG_CMD_REGINFO | \
  53. CFG_CMD_FDC | \
  54. CFG_CMD_SCSI | \
  55. CFG_CMD_FAT | \
  56. CFG_CMD_DATE | \
  57. CFG_CMD_ELF | \
  58. CFG_CMD_USB | \
  59. CFG_CMD_MII | \
  60. CFG_CMD_SDRAM | \
  61. CFG_CMD_DOC | \
  62. CFG_CMD_PING | \
  63. CFG_CMD_SAVES | \
  64. CFG_CMD_BSP )
  65. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  66. #include <cmd_confdefs.h>
  67. #define CFG_HUSH_PARSER
  68. #define CFG_PROMPT_HUSH_PS2 "> "
  69. /**************************************************************
  70. * I2C Stuff:
  71. * the PIP405 is equiped with an Atmel 24C128/256 EEPROM at address
  72. * 0x53.
  73. * Caution: on the same bus is the SPD (Serial Presens Detect
  74. * EEPROM of the SDRAM
  75. * The Atmel EEPROM uses 16Bit addressing.
  76. ***************************************************************/
  77. #define CONFIG_HARD_I2C /* I2c with hardware support */
  78. #define CFG_I2C_SPEED 50000 /* I2C speed and slave address */
  79. #define CFG_I2C_SLAVE 0x7F
  80. #define CFG_I2C_EEPROM_ADDR 0x53
  81. #define CFG_I2C_EEPROM_ADDR_LEN 2
  82. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  83. #define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
  84. #define CFG_ENV_SIZE 0x800 /* 2 kBytes may be used for env vars */
  85. #undef CFG_I2C_EEPROM_ADDR_OVERFLOW
  86. #define CFG_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
  87. /* 64 byte page write mode using*/
  88. /* last 6 bits of the address */
  89. #define CFG_EEPROM_PAGE_WRITE_ENABLE /* enable Page write */
  90. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  91. /***************************************************************
  92. * Definitions for Serial Presence Detect EEPROM address
  93. * (to get SDRAM settings)
  94. ***************************************************************/
  95. #define SPD_EEPROM_ADDRESS 0x50
  96. #define CONFIG_BOARD_EARLY_INIT_F
  97. /**************************************************************
  98. * Environment definitions
  99. **************************************************************/
  100. #define CONFIG_BAUDRATE 9600 /* STD Baudrate */
  101. #define CONFIG_BOOTDELAY 5
  102. /* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
  103. /* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
  104. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check console even if bootdelay = 0 */
  105. #define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
  106. #define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
  107. #define CONFIG_IPADDR 10.0.0.100
  108. #define CONFIG_SERVERIP 10.0.0.1
  109. #define CONFIG_PREBOOT
  110. /***************************************************************
  111. * defines if the console is stored in the environment
  112. ***************************************************************/
  113. #define CFG_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */
  114. /***************************************************************
  115. * defines if an overwrite_console function exists
  116. *************************************************************/
  117. #define CFG_CONSOLE_OVERWRITE_ROUTINE
  118. #define CFG_CONSOLE_INFO_QUIET
  119. /***************************************************************
  120. * defines if the overwrite_console should be stored in the
  121. * environment
  122. **************************************************************/
  123. #undef CFG_CONSOLE_ENV_OVERWRITE
  124. /**************************************************************
  125. * loads config
  126. *************************************************************/
  127. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  128. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  129. #define CONFIG_MISC_INIT_R
  130. /***********************************************************
  131. * Miscellaneous configurable options
  132. **********************************************************/
  133. #define CFG_LONGHELP /* undef to save memory */
  134. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  135. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  136. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  137. #else
  138. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  139. #endif
  140. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  141. #define CFG_MAXARGS 16 /* max number of command args */
  142. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  143. #define CFG_MEMTEST_START 0x0100000 /* memtest works on */
  144. #define CFG_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
  145. #undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
  146. #define CFG_BASE_BAUD 691200
  147. /* The following table includes the supported baudrates */
  148. #define CFG_BAUDRATE_TABLE \
  149. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  150. 57600, 115200, 230400, 460800, 921600 }
  151. #define CFG_LOAD_ADDR 0x400000 /* default load address */
  152. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  153. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  154. /*-----------------------------------------------------------------------
  155. * PCI stuff
  156. *-----------------------------------------------------------------------
  157. */
  158. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  159. #define PCI_HOST_FORCE 1 /* configure as pci host */
  160. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  161. #define CONFIG_PCI /* include pci support */
  162. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
  163. #define CONFIG_PCI_PNP /* pci plug-and-play */
  164. /* resource configuration */
  165. #define CFG_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
  166. #define CFG_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
  167. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  168. #define CFG_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  169. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  170. #define CFG_PCI_PTM2LA 0x00000000 /* disabled */
  171. #define CFG_PCI_PTM2MS 0x00000000 /* disabled */
  172. #define CFG_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
  173. /*-----------------------------------------------------------------------
  174. * Start addresses for the final memory configuration
  175. * (Set up by the startup code)
  176. * Please note that CFG_SDRAM_BASE _must_ start at 0
  177. */
  178. #define CFG_SDRAM_BASE 0x00000000
  179. #define CFG_FLASH_BASE 0xFFF80000
  180. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  181. #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
  182. #define CFG_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
  183. /*
  184. * For booting Linux, the board info and command line data
  185. * have to be in the first 8 MB of memory, since this is
  186. * the maximum mapped by the Linux kernel during initialization.
  187. */
  188. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  189. /*-----------------------------------------------------------------------
  190. * FLASH organization
  191. */
  192. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  193. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  194. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  195. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  196. /*-----------------------------------------------------------------------
  197. * Cache Configuration
  198. */
  199. #define CFG_DCACHE_SIZE 8192 /* For AMCC 405 CPUs */
  200. #define CFG_CACHELINE_SIZE 32 /* ... */
  201. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  202. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  203. #endif
  204. /*
  205. * Init Memory Controller:
  206. */
  207. #define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
  208. #define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
  209. /* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
  210. #define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
  211. #define CONFIG_BOARD_EARLY_INIT_F
  212. /* Configuration Port location */
  213. #define CONFIG_PORT_ADDR 0xF4000000
  214. #define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
  215. /*-----------------------------------------------------------------------
  216. * Definitions for initial stack pointer and data area (in On Chip SRAM)
  217. */
  218. #define CFG_TEMP_STACK_OCM 1
  219. #define CFG_OCM_DATA_ADDR 0xF0000000
  220. #define CFG_OCM_DATA_SIZE 0x1000
  221. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of On Chip SRAM */
  222. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of On Chip SRAM */
  223. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  224. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  225. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  226. /*
  227. * Internal Definitions
  228. *
  229. * Boot Flags
  230. */
  231. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  232. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  233. /***********************************************************************
  234. * External peripheral base address
  235. ***********************************************************************/
  236. #define CFG_ISA_IO_BASE_ADDRESS 0xE8000000
  237. /***********************************************************************
  238. * Last Stage Init
  239. ***********************************************************************/
  240. #define CONFIG_LAST_STAGE_INIT
  241. /************************************************************
  242. * Ethernet Stuff
  243. ***********************************************************/
  244. #define CONFIG_MII 1 /* MII PHY management */
  245. #define CONFIG_PHY_ADDR 1 /* PHY address */
  246. #define CONFIG_CS8952_PHY 1 /* its a CS8952 PHY */
  247. /************************************************************
  248. * RTC
  249. ***********************************************************/
  250. #define CONFIG_RTC_MC146818
  251. #undef CONFIG_WATCHDOG /* watchdog disabled */
  252. /************************************************************
  253. * IDE/ATA stuff
  254. ************************************************************/
  255. #define CFG_IDE_MAXBUS 2 /* max. 2 IDE busses */
  256. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
  257. #define CFG_ATA_BASE_ADDR CFG_ISA_IO_BASE_ADDRESS /* base address */
  258. #define CFG_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
  259. #define CFG_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
  260. #define CFG_ATA_DATA_OFFSET 0 /* data reg offset */
  261. #define CFG_ATA_REG_OFFSET 0 /* reg offset */
  262. #define CFG_ATA_ALT_OFFSET 0x200 /* alternate register offset */
  263. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  264. #undef CONFIG_IDE_LED /* no led for ide supported */
  265. #define CONFIG_IDE_RESET /* reset for ide supported... */
  266. #define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
  267. #define CONFIG_SUPPORT_VFAT
  268. /************************************************************
  269. * ATAPI support (experimental)
  270. ************************************************************/
  271. #define CONFIG_ATAPI /* enable ATAPI Support */
  272. /************************************************************
  273. * SCSI support (experimental) only SYM53C8xx supported
  274. ************************************************************/
  275. #define CONFIG_SCSI_SYM53C8XX
  276. #define CFG_SCSI_MAX_LUN 8 /* number of supported LUNs */
  277. #define CFG_SCSI_MAX_SCSI_ID 7 /* maximum SCSI ID (0..6) */
  278. #define CFG_SCSI_MAX_DEVICE CFG_SCSI_MAX_SCSI_ID * CFG_SCSI_MAX_LUN /* maximum Target devices */
  279. #define CFG_SCSI_SPIN_UP_TIME 2
  280. /************************************************************
  281. * Disk-On-Chip configuration
  282. ************************************************************/
  283. #define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
  284. #define CFG_DOC_SHORT_TIMEOUT
  285. #define CFG_DOC_SUPPORT_2000
  286. #define CFG_DOC_SUPPORT_MILLENNIUM
  287. /************************************************************
  288. * DISK Partition support
  289. ************************************************************/
  290. #define CONFIG_DOS_PARTITION
  291. #define CONFIG_MAC_PARTITION
  292. #define CONFIG_ISO_PARTITION /* Experimental */
  293. /************************************************************
  294. * Keyboard support
  295. ************************************************************/
  296. #define CONFIG_ISA_KEYBOARD
  297. /************************************************************
  298. * Video support
  299. ************************************************************/
  300. #define CONFIG_VIDEO /*To enable video controller support */
  301. #define CONFIG_VIDEO_CT69000
  302. #define CONFIG_CFB_CONSOLE
  303. #define CONFIG_VIDEO_LOGO
  304. #define CONFIG_CONSOLE_EXTRA_INFO
  305. #define CONFIG_VGA_AS_SINGLE_DEVICE
  306. #define CONFIG_VIDEO_SW_CURSOR
  307. #define CONFIG_VIDEO_ONBOARD /* Video controller is on-board */
  308. /************************************************************
  309. * USB support
  310. ************************************************************/
  311. #define CONFIG_USB_UHCI
  312. #define CONFIG_USB_KEYBOARD
  313. #define CONFIG_USB_STORAGE
  314. /* Enable needed helper functions */
  315. #define CFG_DEVICE_DEREGISTER /* needs device_deregister */
  316. /************************************************************
  317. * Debug support
  318. ************************************************************/
  319. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  320. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  321. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  322. #endif
  323. /************************************************************
  324. * support BZIP2 compression
  325. ************************************************************/
  326. #define CONFIG_BZIP2 1
  327. /************************************************************
  328. * Ident
  329. ************************************************************/
  330. #define VERSION_TAG "released"
  331. #define CONFIG_ISO_STRING "MEV-10066-001"
  332. #define CONFIG_IDENT_STRING "\n(c) 2002 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG
  333. #endif /* __CONFIG_H */