OCRTC.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. /*
  2. * (C) Copyright 2001
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_OCRTC 1 /* ...on a OCRTC board */
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  36. #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
  37. #define CONFIG_BAUDRATE 9600
  38. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  39. #undef CONFIG_BOOTARGS
  40. #define CONFIG_BOOTCOMMAND "go fff00100"
  41. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  42. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  43. #define CONFIG_MII 1 /* MII PHY management */
  44. #define CONFIG_PHY_ADDR 0 /* PHY address */
  45. #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
  46. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  47. CFG_CMD_PCI | \
  48. CFG_CMD_IRQ | \
  49. CFG_CMD_ASKENV | \
  50. CFG_CMD_ELF | \
  51. CFG_CMD_BSP | \
  52. CFG_CMD_EEPROM )
  53. #define CONFIG_MAC_PARTITION
  54. #define CONFIG_DOS_PARTITION
  55. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  56. #include <cmd_confdefs.h>
  57. #undef CONFIG_WATCHDOG /* watchdog disabled */
  58. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  59. /*
  60. * Miscellaneous configurable options
  61. */
  62. #define CFG_LONGHELP /* undef to save memory */
  63. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  64. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  65. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  66. #else
  67. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  68. #endif
  69. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  70. #define CFG_MAXARGS 16 /* max number of command args */
  71. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  72. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  73. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  74. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  75. #undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
  76. #define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
  77. #define CFG_BASE_BAUD 691200
  78. /* The following table includes the supported baudrates */
  79. #define CFG_BAUDRATE_TABLE \
  80. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  81. 57600, 115200, 230400, 460800, 921600 }
  82. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  83. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  84. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  85. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  86. /*-----------------------------------------------------------------------
  87. * PCI stuff
  88. *-----------------------------------------------------------------------
  89. */
  90. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  91. #define PCI_HOST_FORCE 1 /* configure as pci host */
  92. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  93. #define CONFIG_PCI /* include pci support */
  94. #define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
  95. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  96. /* resource configuration */
  97. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  98. #define CONFIG_PCI_BOOTDELAY 1 /* enable pci bootdelay variable*/
  99. #define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  100. #define CFG_PCI_SUBSYS_DEVICEID 0x0410 /* PCI Device ID: OCRTC */
  101. #define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
  102. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  103. #define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
  104. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  105. #define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
  106. #define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
  107. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  108. /*-----------------------------------------------------------------------
  109. * Start addresses for the final memory configuration
  110. * (Set up by the startup code)
  111. * Please note that CFG_SDRAM_BASE _must_ start at 0
  112. */
  113. #define CFG_SDRAM_BASE 0x00000000
  114. #define CFG_FLASH_BASE 0xFFFD0000
  115. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  116. #define CFG_MONITOR_LEN (192 * 1024) /* Reserve 192 kB for Monitor */
  117. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  118. /*
  119. * For booting Linux, the board info and command line data
  120. * have to be in the first 8 MB of memory, since this is
  121. * the maximum mapped by the Linux kernel during initialization.
  122. */
  123. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  124. /*-----------------------------------------------------------------------
  125. * FLASH organization
  126. */
  127. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  128. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  129. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  130. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  131. #define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  132. #define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  133. #define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  134. /*
  135. * The following defines are added for buggy IOP480 byte interface.
  136. * All other boards should use the standard values (CPCI405 etc.)
  137. */
  138. #define CFG_FLASH_READ0 0x0000 /* 0 is standard */
  139. #define CFG_FLASH_READ1 0x0001 /* 1 is standard */
  140. #define CFG_FLASH_READ2 0x0002 /* 2 is standard */
  141. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  142. #if 0 /* Use NVRAM for environment variables */
  143. /*-----------------------------------------------------------------------
  144. * NVRAM organization
  145. */
  146. #define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
  147. #define CFG_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
  148. #define CFG_NVRAM_SIZE (32*1024) /* NVRAM size */
  149. #define CFG_ENV_SIZE 0x1000 /* Size of Environment vars */
  150. #define CFG_ENV_ADDR \
  151. (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE) /* Env */
  152. #define CFG_NVRAM_VXWORKS_OFFS 0x6900 /* Offset for VxWorks eth-addr */
  153. #else /* Use EEPROM for environment variables */
  154. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  155. #define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
  156. #define CFG_ENV_SIZE 0x300 /* 768 bytes may be used for env vars */
  157. /* total size of a CAT24WC08 is 1024 bytes */
  158. #endif
  159. /*-----------------------------------------------------------------------
  160. * I2C EEPROM (CAT24WC08) for environment
  161. */
  162. #define CONFIG_HARD_I2C /* I2c with hardware support */
  163. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  164. #define CFG_I2C_SLAVE 0x7F
  165. #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  166. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  167. /* mask of address bits that overflow into the "EEPROM chip address" */
  168. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  169. #define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  170. /* 16 byte page write mode using*/
  171. /* last 4 bits of the address */
  172. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  173. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  174. /*-----------------------------------------------------------------------
  175. * Cache Configuration
  176. */
  177. #define CFG_DCACHE_SIZE 8192 /* For AMCC 405 CPUs */
  178. #define CFG_CACHELINE_SIZE 32 /* ... */
  179. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  180. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  181. #endif
  182. /*
  183. * Init Memory Controller:
  184. *
  185. * BR0/1 and OR0/1 (FLASH)
  186. */
  187. #define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
  188. #define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
  189. /*-----------------------------------------------------------------------
  190. * External Bus Controller (EBC) Setup
  191. */
  192. /* Memory Bank 0 (Flash Bank 0) initialization */
  193. #define CFG_EBC_PB0AP 0x92015480
  194. #define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  195. /* Memory Bank 1 (Flash Bank 1) initialization */
  196. #define CFG_EBC_PB1AP 0x92015480
  197. #define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
  198. /* Memory Bank 2 (PLD - FPGA-boot) initialization */
  199. #define CFG_EBC_PB2AP 0x02015480 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
  200. /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x0,SOR=0x1,BEM=0x0,PEN=0x0*/
  201. #define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  202. /* Memory Bank 3 (PLD - OSL) initialization */
  203. #define CFG_EBC_PB3AP 0x02015480 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
  204. /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x0,SOR=0x1,BEM=0x0,PEN=0x0*/
  205. #define CFG_EBC_PB3CR 0xF0118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */
  206. /* Memory Bank 4 (Spartan2 1) initialization */
  207. #define CFG_EBC_PB4AP 0x02015580 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
  208. /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x1,SOR=0x1,BEM=0x0,PEN=0x0*/
  209. #define CFG_EBC_PB4CR 0xF209C000 /* BAS=0xF20,BS=16MB,BU=R/W,BW=32bit*/
  210. /* Memory Bank 5 (Spartan2 2) initialization */
  211. #define CFG_EBC_PB5AP 0x02015580 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
  212. /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x1,SOR=0x1,BEM=0x0,PEN=0x0*/
  213. #define CFG_EBC_PB5CR 0xF309C000 /* BAS=0xF30,BS=16MB,BU=R/W,BW=32bit*/
  214. /* Memory Bank 6 (Virtex 1) initialization */
  215. #define CFG_EBC_PB6AP 0x02015580 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
  216. /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x1,SOR=0x1,BEM=0x0,PEN=0x0*/
  217. #define CFG_EBC_PB6CR 0xF409A000 /* BAS=0xF40,BS=16MB,BU=R/W,BW=16bit*/
  218. /* Memory Bank 7 (Virtex 2) initialization */
  219. #define CFG_EBC_PB7AP 0x02015580 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
  220. /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x1,SOR=0x1,BEM=0x0,PEN=0x0*/
  221. #define CFG_EBC_PB7CR 0xF509A000 /* BAS=0xF50,BS=16MB,BU=R/W,BW=16bit*/
  222. #define CFG_VXWORKS_MAC_PTR 0x00000000 /* Pass Ethernet MAC to VxWorks */
  223. /*-----------------------------------------------------------------------
  224. * Definitions for initial stack pointer and data area (in DPRAM)
  225. */
  226. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  227. #define CFG_TEMP_STACK_OCM 1
  228. /* On Chip Memory location */
  229. #define CFG_OCM_DATA_ADDR 0xF8000000
  230. #define CFG_OCM_DATA_SIZE 0x1000
  231. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
  232. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  233. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  234. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  235. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  236. /*
  237. * Internal Definitions
  238. *
  239. * Boot Flags
  240. */
  241. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  242. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  243. #endif /* __CONFIG_H */