ML2.h 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262
  1. /*
  2. * ML2.h: ML2 specific config options
  3. *
  4. * Copyright 2002 Mind NV
  5. *
  6. * http://www.mind.be/
  7. *
  8. * Author : Peter De Schrijver (p2@mind.be)
  9. *
  10. * Derived from : other configuration header files in this tree
  11. *
  12. * This software may be used and distributed according to the terms of
  13. * the GNU General Public License (GPL) version 2, incorporated herein by
  14. * reference. Drivers based on or derived from this code fall under the GPL
  15. * and must retain the authorship, copyright and this license notice. This
  16. * file is not a complete program and may only be used when the entire
  17. * program is licensed under the GPL.
  18. *
  19. */
  20. #ifndef __CONFIG_H
  21. #define __CONFIG_H
  22. /*
  23. * High Level Configuration Options
  24. * (easy to change)
  25. */
  26. #define CONFIG_405 1 /* This is a PPC405 CPU */
  27. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  28. #define CONFIG_ML2 1 /* ...on a ML2 board */
  29. #define CFG_ENV_IS_IN_FLASH 1
  30. #ifdef CFG_ENV_IS_IN_NVRAM
  31. #undef CFG_ENV_IS_IN_FLASH
  32. #else
  33. #ifdef CFG_ENV_IS_IN_FLASH
  34. #undef CFG_ENV_IS_IN_NVRAM
  35. #endif
  36. #endif
  37. #define CONFIG_BAUDRATE 9600
  38. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  39. #if 1
  40. #define CONFIG_BOOTCOMMAND "bootm" /* autoboot command */
  41. #else
  42. #define CONFIG_BOOTCOMMAND "bootp" /* autoboot command */
  43. #endif
  44. #define CONFIG_PREBOOT "fsload 0x00100000 /boot/image"
  45. /* Size (bytes) of interrupt driven serial port buffer.
  46. * Set to 0 to use polling instead of interrupts.
  47. * Setting to 0 will also disable RTS/CTS handshaking.
  48. */
  49. #if 0
  50. #define CONFIG_SERIAL_SOFTWARE_FIFO 4000
  51. #else
  52. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  53. #endif
  54. #if 0
  55. #define CONFIG_BOOTARGS "root=/dev/nfs " \
  56. "ip=192.168.2.176:192.168.2.190:192.168.2.79:255.255.255.0 " \
  57. "nfsroot=192.168.2.190:/home/stefan/cpci405/target_ftest4"
  58. #else
  59. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 " \
  60. "console=ttyS0 console=tty"
  61. #endif
  62. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  63. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  64. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL & \
  65. ~( CFG_CMD_NET | \
  66. CFG_CMD_RTC | \
  67. CFG_CMD_PCI | \
  68. CFG_CMD_I2C \
  69. ) ) | \
  70. CFG_CMD_IRQ | \
  71. CFG_CMD_KGDB | \
  72. CFG_CMD_BEDBUG | \
  73. CFG_CMD_ELF | \
  74. CFG_CMD_JFFS2 )
  75. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  76. #include <cmd_confdefs.h>
  77. #undef CONFIG_WATCHDOG /* watchdog disabled */
  78. #define CONFIG_SYS_CLK_FREQ 50000000
  79. #define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
  80. /*
  81. * Miscellaneous configurable options
  82. */
  83. #define CFG_LONGHELP /* undef to save memory */
  84. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  85. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  86. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  87. #else
  88. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  89. #endif
  90. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  91. #define CFG_MAXARGS 16 /* max number of command args */
  92. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  93. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  94. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  95. /*
  96. * If CFG_EXT_SERIAL_CLOCK, then the UART divisor is 1.
  97. * If CFG_405_UART_ERRATA_59, then UART divisor is 31.
  98. * Otherwise, UART divisor is determined by CPU Clock and CFG_BASE_BAUD value.
  99. * The Linux BASE_BAUD define should match this configuration.
  100. * baseBaud = cpuClock/(uartDivisor*16)
  101. * If CFG_405_UART_ERRATA_59 and 200MHz CPU clock,
  102. * set Linux BASE_BAUD to 403200.
  103. */
  104. #undef CFG_EXT_SERIAL_CLOCK /* external serial clock */
  105. #undef CFG_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  106. #define CFG_BASE_BAUD (3125000*16)
  107. #define CFG_NS16550_CLK CFG_BASE_BAUD
  108. #define CFG_DUART_CHAN 0
  109. #define CFG_NS16550_COM1 0xa0001003
  110. #define CFG_NS16550_COM2 0xa0011003
  111. #define CFG_NS16550_REG_SIZE -4
  112. #define CFG_NS16550 1
  113. #define CFG_INIT_CHAN1 1
  114. #define CFG_INIT_CHAN2 1
  115. /* The following table includes the supported baudrates */
  116. #define CFG_BAUDRATE_TABLE \
  117. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
  118. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  119. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  120. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  121. /*-----------------------------------------------------------------------
  122. * Start addresses for the final memory configuration
  123. * (Set up by the startup code)
  124. * Please note that CFG_SDRAM_BASE _must_ start at 0
  125. */
  126. #define CFG_SDRAM_BASE 0x00000000
  127. #define CFG_FLASH_BASE 0x18000000
  128. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  129. #define CFG_MONITOR_LEN (192 * 1024) /* Reserve 196 kB for Monitor */
  130. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  131. /*
  132. * For booting Linux, the board info and command line data
  133. * have to be in the first 8 MB of memory, since this is
  134. * the maximum mapped by the Linux kernel during initialization.
  135. */
  136. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  137. /*-----------------------------------------------------------------------
  138. * FLASH organization
  139. */
  140. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  141. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  142. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  143. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  144. /* BEG ENVIRONNEMENT FLASH */
  145. #ifdef CFG_ENV_IS_IN_FLASH
  146. #define CFG_ENV_OFFSET 0x00050000 /* Offset of Environment Sector */
  147. #define CFG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
  148. #define CFG_ENV_SECT_SIZE 0x10000 /* see README - env sector total size */
  149. #endif
  150. /* END ENVIRONNEMENT FLASH */
  151. /*-----------------------------------------------------------------------
  152. * NVRAM organization
  153. */
  154. #define CFG_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
  155. #define CFG_NVRAM_SIZE 0x1ff8 /* NVRAM size */
  156. #ifdef CFG_ENV_IS_IN_NVRAM
  157. #define CFG_ENV_SIZE 0x1000 /* Size of Environment vars */
  158. #define CFG_ENV_ADDR \
  159. (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE) /* Env */
  160. #endif
  161. /*-----------------------------------------------------------------------
  162. * Cache Configuration
  163. */
  164. #define CFG_DCACHE_SIZE 8192 /* For AMCC 405 CPUs */
  165. #define CFG_CACHELINE_SIZE 32 /* ... */
  166. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  167. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  168. #endif
  169. /*
  170. * Init Memory Controller:
  171. *
  172. * BR0/1 and OR0/1 (FLASH)
  173. */
  174. #define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */
  175. #define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
  176. /* Configuration Port location */
  177. #define CONFIG_PORT_ADDR 0xF0000500
  178. /*-----------------------------------------------------------------------
  179. * Definitions for initial stack pointer and data area (in DPRAM)
  180. */
  181. #define CFG_INIT_RAM_ADDR 0x800000 /* inside of SDRAM */
  182. #define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
  183. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  184. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  185. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  186. /*-----------------------------------------------------------------------
  187. * Definitions for Serial Presence Detect EEPROM address
  188. * (to get SDRAM settings)
  189. */
  190. #define SPD_EEPROM_ADDRESS 0x50
  191. /*
  192. * Internal Definitions
  193. *
  194. * Boot Flags
  195. */
  196. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  197. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  198. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  199. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  200. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  201. #endif
  202. /*
  203. * JFFS2 partitions
  204. *
  205. */
  206. /* No command line, one static partition, whole device */
  207. #undef CONFIG_JFFS2_CMDLINE
  208. #define CONFIG_JFFS2_DEV "nor0"
  209. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  210. #define CONFIG_JFFS2_PART_OFFSET 0x00080000
  211. /* mtdparts command line support */
  212. /* Note: fake mtd_id used, no linux mtd map file */
  213. /*
  214. #define CONFIG_JFFS2_CMDLINE
  215. #define MTDIDS_DEFAULT "nor0=ml2-0"
  216. #define MTDPARTS_DEFAULT "mtdparts=ml2-0:-@512k(jffs2)"
  217. */
  218. #endif /* __CONFIG_H */