KAREF.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * (C) Copyright 2004 Sandburst Corporation
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /************************************************************************
  23. * KAMINOREFDES.h - configuration for the Sandburst Kamino Reference
  24. * design.
  25. ***********************************************************************/
  26. /*
  27. * $Id: KAREF.h,v 1.6 2005/06/03 15:05:25 tsawyer Exp $
  28. *
  29. */
  30. #ifndef __CONFIG_H
  31. #define __CONFIG_H
  32. /*-----------------------------------------------------------------------
  33. * High Level Configuration Options
  34. *----------------------------------------------------------------------*/
  35. #define CONFIG_KAREF 1 /* Board is Kamino Ref Variant */
  36. #define CONFIG_440GX 1 /* Specifc GX support */
  37. #define CONFIG_4xx 1 /* ... PPC4xx family */
  38. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  39. #define CONFIG_MISC_INIT_F 1 /* Call board misc_init_f */
  40. #define CONFIG_MISC_INIT_R 1 /* Call board misc_init_r */
  41. #undef CFG_DRAM_TEST /* Disable-takes long time!*/
  42. #define CONFIG_SYS_CLK_FREQ 66666666 /* external freq to pll */
  43. #define CONFIG_VERY_BIG_RAM 1
  44. #define CONFIG_VERSION_VARIABLE
  45. #define CONFIG_IDENT_STRING " Sandburst Kamino Reference Design"
  46. /*-----------------------------------------------------------------------
  47. * Base addresses -- Note these are effective addresses where the
  48. * actual resources get mapped (not physical addresses)
  49. *----------------------------------------------------------------------*/
  50. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  51. #define CFG_FLASH_BASE 0xfff80000 /* start of FLASH */
  52. #define CFG_MONITOR_BASE 0xfff80000 /* start of monitor */
  53. #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  54. #define CFG_PERIPHERAL_BASE 0xe0000000 /* internal peripherals */
  55. #define CFG_ISRAM_BASE 0xc0000000 /* internal SRAM */
  56. #define CFG_PCI_BASE 0xd0000000 /* internal PCI regs */
  57. #define CFG_NVRAM_BASE_ADDR (CFG_PERIPHERAL_BASE + 0x08000000)
  58. #define CFG_KAREF_FPGA_BASE (CFG_PERIPHERAL_BASE + 0x08200000)
  59. #define CFG_OFEM_FPGA_BASE (CFG_PERIPHERAL_BASE + 0x08400000)
  60. #define CFG_BME32_BASE (CFG_PERIPHERAL_BASE + 0x08500000)
  61. #define CFG_GPIO_BASE (CFG_PERIPHERAL_BASE + 0x00000700)
  62. /* Here for completeness */
  63. #define CFG_OFEMAC_BASE (CFG_PERIPHERAL_BASE + 0x08600000)
  64. /*-----------------------------------------------------------------------
  65. * Initial RAM & stack pointer (placed in internal SRAM)
  66. *----------------------------------------------------------------------*/
  67. #define CFG_TEMP_STACK_OCM 1
  68. #define CFG_OCM_DATA_ADDR CFG_ISRAM_BASE
  69. #define CFG_INIT_RAM_ADDR CFG_ISRAM_BASE /* Initial RAM address */
  70. #define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
  71. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  72. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  73. #define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4)
  74. #define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR
  75. #define CFG_MONITOR_LEN (256 * 1024) /* Rsrv 256kB for Mon */
  76. #define CFG_MALLOC_LEN (128 * 1024) /* Rsrv 128kB for malloc */
  77. /*-----------------------------------------------------------------------
  78. * Serial Port
  79. *----------------------------------------------------------------------*/
  80. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  81. #define CONFIG_SERIAL_MULTI 1
  82. #define CONFIG_BAUDRATE 9600
  83. #define CFG_BAUDRATE_TABLE \
  84. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  85. /*-----------------------------------------------------------------------
  86. * NVRAM/RTC
  87. *
  88. * NOTE: Upper 8 bytes of NVRAM is where the RTC registers are located.
  89. * The DS1743 code assumes this condition (i.e. -- it assumes the base
  90. * address for the RTC registers is:
  91. *
  92. * CFG_NVRAM_BASE_ADDR + CFG_NVRAM_SIZE
  93. *
  94. *----------------------------------------------------------------------*/
  95. #define CFG_NVRAM_SIZE (0x2000 - 8) /* NVRAM size(8k)- RTC regs*/
  96. #define CONFIG_RTC_DS174x 1 /* DS1743 RTC */
  97. /*-----------------------------------------------------------------------
  98. * FLASH related
  99. *----------------------------------------------------------------------*/
  100. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  101. #define CFG_MAX_FLASH_SECT 8 /* sectors per device */
  102. #undef CFG_FLASH_CHECKSUM
  103. #define CFG_FLASH_ERASE_TOUT 120000 /* Flash Erase TO (in ms) */
  104. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write TO(in ms) */
  105. /*-----------------------------------------------------------------------
  106. * DDR SDRAM
  107. *----------------------------------------------------------------------*/
  108. #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup*/
  109. #define SPD_EEPROM_ADDRESS {0x53} /* SPD i2c spd addresses */
  110. /*-----------------------------------------------------------------------
  111. * I2C
  112. *----------------------------------------------------------------------*/
  113. #define CONFIG_HARD_I2C 1 /* I2C hardware support */
  114. #undef CONFIG_SOFT_I2C /* I2C !bit-banged */
  115. #define CFG_I2C_SPEED 400000 /* I2C speed 400kHz */
  116. #define CFG_I2C_SLAVE 0x7F /* I2C slave address */
  117. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  118. #define CONFIG_I2C_BUS1 1 /* Include i2c bus 1 supp */
  119. /*-----------------------------------------------------------------------
  120. * Environment
  121. *----------------------------------------------------------------------*/
  122. #define CFG_ENV_IS_IN_NVRAM 1 /* Environment uses NVRAM */
  123. #undef CFG_ENV_IS_IN_FLASH /* ... not in flash */
  124. #undef CFG_ENV_IS_IN_EEPROM /* ... not in EEPROM */
  125. #define CONFIG_ENV_OVERWRITE 1 /* allow env overwrite */
  126. #define CFG_ENV_SIZE 0x1000 /* Size of Env vars */
  127. #define CFG_ENV_ADDR (CFG_NVRAM_BASE_ADDR)
  128. #define CONFIG_BOOTDELAY 5 /* 5 second autoboot */
  129. #define CONFIG_LOADS_ECHO 1 /* echo on for serial dnld */
  130. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  131. /*-----------------------------------------------------------------------
  132. * Networking
  133. *----------------------------------------------------------------------*/
  134. #define CONFIG_MII 1 /* MII PHY management */
  135. #define CONFIG_NET_MULTI 1
  136. #define CONFIG_PHY_ADDR 0xff /* no phy on EMAC0 */
  137. #define CONFIG_PHY1_ADDR 0xff /* no phy on EMAC1 */
  138. #define CONFIG_PHY2_ADDR 0x08 /* PHY addr, MGMT, EMAC2 */
  139. #define CONFIG_PHY3_ADDR 0x18 /* PHY addr, LCL, EMAC3 */
  140. #define CONFIG_HAS_ETH0
  141. #define CONFIG_HAS_ETH1
  142. #define CONFIG_HAS_ETH2
  143. #define CONFIG_HAS_ETH3
  144. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  145. #define CONFIG_CIS8201_PHY 1 /* RGMII mode for Cicada */
  146. #define CONFIG_CIS8201_SHORT_ETCH 1 /* Use short etch mode */
  147. #define CONFIG_PHY_GIGE 1 /* GbE speed/duplex detect */
  148. #define CONFIG_PHY_RESET_DELAY 1000
  149. #define CONFIG_NETMASK 255.255.0.0
  150. #define CONFIG_ETHADDR 00:00:00:00:00:00 /* No EMAC 0 support */
  151. #define CONFIG_ETH1ADDR 00:00:00:00:00:00 /* No EMAC 1 support */
  152. #define CFG_RX_ETH_BUFFER 32 /* #eth rx buff & descrs */
  153. /*-----------------------------------------------------------------------
  154. * Console/Commands/Parser
  155. *----------------------------------------------------------------------*/
  156. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  157. CFG_CMD_PCI | \
  158. CFG_CMD_IRQ | \
  159. CFG_CMD_I2C | \
  160. CFG_CMD_DHCP | \
  161. CFG_CMD_DATE | \
  162. CFG_CMD_BEDBUG | \
  163. CFG_CMD_PING | \
  164. CFG_CMD_DIAG | \
  165. CFG_CMD_MII | \
  166. CFG_CMD_NET | \
  167. CFG_CMD_ELF | \
  168. CFG_CMD_IDE | \
  169. CFG_CMD_FAT)
  170. /* Include NetConsole support */
  171. #define CONFIG_NETCONSOLE
  172. /* Include auto complete with tabs */
  173. #define CONFIG_AUTO_COMPLETE 1
  174. #define CFG_AUTO_COMPLETE 1
  175. #define CFG_ALT_MEMTEST 1 /* use real memory test */
  176. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  177. #include <cmd_confdefs.h>
  178. #define CFG_LONGHELP /* undef to save memory */
  179. #define CFG_PROMPT "KaRefDes=> " /* Monitor Command Prompt */
  180. #define CFG_HUSH_PARSER 1 /* HUSH for ext'd cli */
  181. #define CFG_PROMPT_HUSH_PS2 "> "
  182. /*-----------------------------------------------------------------------
  183. * Console Buffer
  184. *----------------------------------------------------------------------*/
  185. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  186. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  187. #else
  188. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  189. #endif
  190. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
  191. /* Print Buffer Size */
  192. #define CFG_MAXARGS 16 /* max number of cmd args */
  193. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Arg Buffer Size */
  194. /*-----------------------------------------------------------------------
  195. * Memory Test
  196. *----------------------------------------------------------------------*/
  197. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  198. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  199. /*-----------------------------------------------------------------------
  200. * Compact Flash (in true IDE mode)
  201. *----------------------------------------------------------------------*/
  202. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  203. #undef CONFIG_IDE_LED /* no led for ide supported */
  204. #define CONFIG_IDE_RESET /* reset for ide supported */
  205. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
  206. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
  207. #define CFG_ATA_BASE_ADDR 0xF0000000
  208. #define CFG_ATA_IDE0_OFFSET 0x0000
  209. #define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  210. #define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses*/
  211. #define CFG_ATA_ALT_OFFSET 0x100000 /* Offset for alternate registers */
  212. #define CFG_ATA_STRIDE 2 /* Directly connected CF, needs a stride
  213. to get to the correct offset */
  214. #define CONFIG_DOS_PARTITION 1 /* Include dos partition */
  215. /*-----------------------------------------------------------------------
  216. * PCI
  217. *----------------------------------------------------------------------*/
  218. /* General PCI */
  219. #define CONFIG_PCI /* include pci support */
  220. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  221. #define CONFIG_PCI_SCAN_SHOW /* show pci devices */
  222. #define CFG_PCI_TARGBASE (CFG_PCI_MEMBASE)
  223. /* Board-specific PCI */
  224. #define CFG_PCI_PRE_INIT /* enable board pci_pre_init*/
  225. #define CFG_PCI_TARGET_INIT /* let board init pci target*/
  226. #define CFG_PCI_SUBSYS_VENDORID 0x17BA /* Sandburst */
  227. #define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  228. /*
  229. * For booting Linux, the board info and command line data
  230. * have to be in the first 8 MB of memory, since this is
  231. * the maximum mapped by the Linux kernel during initialization.
  232. */
  233. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  234. /*-----------------------------------------------------------------------
  235. * Cache Configuration
  236. */
  237. #define CFG_DCACHE_SIZE 8192 /* For AMCC 405 CPUs */
  238. #define CFG_CACHELINE_SIZE 32
  239. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  240. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above */
  241. #endif
  242. /*
  243. * Internal Definitions
  244. *
  245. * Boot Flags
  246. */
  247. #define BOOTFLAG_COLD 0x01 /* Normal PowerOn: Boot from FLASH */
  248. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  249. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  250. #define CONFIG_KGDB_BAUDRATE 230400 /* kgdb serial port baud */
  251. #define CONFIG_KGDB_SER_INDEX 2 /* kgdb serial port */
  252. #endif
  253. /*-----------------------------------------------------------------------
  254. * Miscellaneous configurable options
  255. *----------------------------------------------------------------------*/
  256. #undef CONFIG_WATCHDOG /* watchdog disabled */
  257. #define CFG_LOAD_ADDR 0x8000000 /* default load address */
  258. #define CFG_EXTBDINFO 1 /* use extended board_info */
  259. #define CFG_HZ 100 /* decr freq: 1 ms ticks */
  260. #endif /* __CONFIG_H */