HUB405.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * (C) Copyright 2001-2003
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405EP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_HUB405 1 /* ...on a HUB405 board */
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  36. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  37. #define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
  38. #define CONFIG_BOARD_TYPES 1 /* support board types */
  39. #define CONFIG_BAUDRATE 9600
  40. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  41. #undef CONFIG_BOOTARGS
  42. #undef CONFIG_BOOTCOMMAND
  43. #define CONFIG_PREBOOT /* enable preboot variable */
  44. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  45. #define CONFIG_MII 1 /* MII PHY management */
  46. #define CONFIG_PHY_ADDR 0 /* PHY address */
  47. #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
  48. #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
  49. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  50. CFG_CMD_DHCP | \
  51. CFG_CMD_IRQ | \
  52. CFG_CMD_ELF | \
  53. CFG_CMD_NAND | \
  54. CFG_CMD_I2C | \
  55. CFG_CMD_MII | \
  56. CFG_CMD_PING | \
  57. CFG_CMD_EEPROM )
  58. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  59. #include <cmd_confdefs.h>
  60. #undef CONFIG_WATCHDOG /* watchdog disabled */
  61. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  62. /*
  63. * Miscellaneous configurable options
  64. */
  65. #define CFG_LONGHELP /* undef to save memory */
  66. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  67. #undef CFG_HUSH_PARSER /* use "hush" command parser */
  68. #ifdef CFG_HUSH_PARSER
  69. #define CFG_PROMPT_HUSH_PS2 "> "
  70. #endif
  71. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  72. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  73. #else
  74. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  75. #endif
  76. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  77. #define CFG_MAXARGS 16 /* max number of command args */
  78. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  79. #define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
  80. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  81. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  82. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  83. #undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
  84. #define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
  85. #define CFG_BASE_BAUD 691200
  86. #undef CONFIG_UART1_CONSOLE /* define for uart1 as console */
  87. /* The following table includes the supported baudrates */
  88. #define CFG_BAUDRATE_TABLE \
  89. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  90. 57600, 115200, 230400, 460800, 921600 }
  91. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  92. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  93. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  94. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  95. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  96. #define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
  97. /* Ethernet stuff */
  98. #define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
  99. #define CONFIG_ETHADDR 00:50:C2:1E:AF:FE
  100. #define CONFIG_HAS_ETH1
  101. #define CONFIG_ETH1ADDR 00:50:C2:1E:AF:FD
  102. /*-----------------------------------------------------------------------
  103. * NAND-FLASH stuff
  104. *-----------------------------------------------------------------------
  105. */
  106. #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  107. #define SECTORSIZE 512
  108. #define ADDR_COLUMN 1
  109. #define ADDR_PAGE 2
  110. #define ADDR_COLUMN_PAGE 3
  111. #define NAND_ChipID_UNKNOWN 0x00
  112. #define NAND_MAX_FLOORS 1
  113. #define NAND_MAX_CHIPS 1
  114. #define CFG_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
  115. #define CFG_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
  116. #define CFG_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
  117. #define CFG_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
  118. #define NAND_DISABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CE);} while(0)
  119. #define NAND_ENABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CE);} while(0)
  120. #define NAND_CTL_CLRALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_ALE);} while(0)
  121. #define NAND_CTL_SETALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_ALE);} while(0)
  122. #define NAND_CTL_CLRCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CLE);} while(0)
  123. #define NAND_CTL_SETCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CLE);} while(0)
  124. #define NAND_WAIT_READY(nand) while (!(in32(GPIO0_IR) & CFG_NAND_RDY))
  125. #define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
  126. #define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
  127. #define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
  128. #define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
  129. #define CFG_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
  130. /*-----------------------------------------------------------------------
  131. * PCI stuff
  132. *-----------------------------------------------------------------------
  133. */
  134. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  135. #define PCI_HOST_FORCE 1 /* configure as pci host */
  136. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  137. #undef CONFIG_PCI /* include pci support */
  138. #define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
  139. #undef CONFIG_PCI_PNP /* do pci plug-and-play */
  140. /* resource configuration */
  141. #undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  142. #define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  143. #define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
  144. #define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
  145. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  146. #define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
  147. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  148. #define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
  149. #define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
  150. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  151. /*-----------------------------------------------------------------------
  152. * Start addresses for the final memory configuration
  153. * (Set up by the startup code)
  154. * Please note that CFG_SDRAM_BASE _must_ start at 0
  155. */
  156. #define CFG_SDRAM_BASE 0x00000000
  157. #define CFG_FLASH_BASE 0xFFFC0000
  158. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  159. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  160. #define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
  161. /*
  162. * For booting Linux, the board info and command line data
  163. * have to be in the first 8 MB of memory, since this is
  164. * the maximum mapped by the Linux kernel during initialization.
  165. */
  166. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  167. /*-----------------------------------------------------------------------
  168. * FLASH organization
  169. */
  170. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  171. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  172. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  173. #define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
  174. #define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  175. #define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  176. #define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  177. /*
  178. * The following defines are added for buggy IOP480 byte interface.
  179. * All other boards should use the standard values (CPCI405 etc.)
  180. */
  181. #define CFG_FLASH_READ0 0x0000 /* 0 is standard */
  182. #define CFG_FLASH_READ1 0x0001 /* 1 is standard */
  183. #define CFG_FLASH_READ2 0x0002 /* 2 is standard */
  184. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  185. #if 0 /* test-only */
  186. #define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
  187. #define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
  188. #endif
  189. /*-----------------------------------------------------------------------
  190. * Environment Variable setup
  191. */
  192. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  193. #define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
  194. #define CFG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
  195. /* total size of a CAT24WC16 is 2048 bytes */
  196. #define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
  197. #define CFG_NVRAM_SIZE 242 /* NVRAM size */
  198. /*-----------------------------------------------------------------------
  199. * I2C EEPROM (CAT24WC16) for environment
  200. */
  201. #define CONFIG_HARD_I2C /* I2c with hardware support */
  202. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  203. #define CFG_I2C_SLAVE 0x7F
  204. #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  205. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  206. /* mask of address bits that overflow into the "EEPROM chip address" */
  207. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  208. #define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  209. /* 16 byte page write mode using*/
  210. /* last 4 bits of the address */
  211. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  212. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  213. /*-----------------------------------------------------------------------
  214. * Cache Configuration
  215. */
  216. #define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
  217. /* have only 8kB, 16kB is save here */
  218. #define CFG_CACHELINE_SIZE 32 /* ... */
  219. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  220. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  221. #endif
  222. /*
  223. * Init Memory Controller:
  224. *
  225. * BR0/1 and OR0/1 (FLASH)
  226. */
  227. #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
  228. /*-----------------------------------------------------------------------
  229. * External Bus Controller (EBC) Setup
  230. */
  231. /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
  232. #define CFG_EBC_PB0AP 0x92015480
  233. /*#define CFG_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
  234. #define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  235. /* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
  236. #define CFG_EBC_PB1AP 0x92015480
  237. #define CFG_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
  238. /* Memory Bank 2 (8 Bit Peripheral: UART) initialization */
  239. #if 0
  240. #define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  241. #define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  242. #else
  243. #define CFG_EBC_PB2AP 0x92015480
  244. #define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  245. #endif
  246. #define DUART0_BA 0xF0000000 /* DUART Base Address */
  247. #define DUART1_BA 0xF0000008 /* DUART Base Address */
  248. #define DUART2_BA 0xF0000010 /* DUART Base Address */
  249. #define DUART3_BA 0xF0000018 /* DUART Base Address */
  250. #define CFG_NAND_BASE 0xF4000000
  251. /*-----------------------------------------------------------------------
  252. * FPGA stuff
  253. */
  254. #define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
  255. #define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
  256. /* FPGA program pin configuration */
  257. #define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
  258. #define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
  259. #define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
  260. #define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
  261. #define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
  262. /*-----------------------------------------------------------------------
  263. * Definitions for initial stack pointer and data area (in data cache)
  264. */
  265. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  266. #define CFG_TEMP_STACK_OCM 1
  267. /* On Chip Memory location */
  268. #define CFG_OCM_DATA_ADDR 0xF8000000
  269. #define CFG_OCM_DATA_SIZE 0x1000
  270. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
  271. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  272. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  273. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  274. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  275. /*-----------------------------------------------------------------------
  276. * Definitions for GPIO setup (PPC405EP specific)
  277. *
  278. * GPIO0[0] - External Bus Controller BLAST output
  279. * GPIO0[1-9] - Instruction trace outputs -> GPIO
  280. * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
  281. * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
  282. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  283. * GPIO0[24-27] - UART0 control signal inputs/outputs
  284. * GPIO0[28-29] - UART1 data signal input/output
  285. * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
  286. */
  287. #define CFG_GPIO0_OSRH 0x40000550
  288. #define CFG_GPIO0_OSRL 0x00000110
  289. #define CFG_GPIO0_ISR1H 0x00000000
  290. #define CFG_GPIO0_ISR1L 0x15555445
  291. #define CFG_GPIO0_TSRH 0x00000000
  292. #define CFG_GPIO0_TSRL 0x00000000
  293. #define CFG_GPIO0_TCR 0xF7FE0014
  294. #define CFG_DUART_RST (0x80000000 >> 14)
  295. #define CFG_UART2_RS232 (0x80000000 >> 5)
  296. #define CFG_UART3_RS232 (0x80000000 >> 6)
  297. #define CFG_UART4_RS232 (0x80000000 >> 7)
  298. #define CFG_UART5_RS232 (0x80000000 >> 8)
  299. /*
  300. * Internal Definitions
  301. *
  302. * Boot Flags
  303. */
  304. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  305. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  306. /*
  307. * Default speed selection (cpu_plb_opb_ebc) in mhz.
  308. * This value will be set if iic boot eprom is disabled.
  309. */
  310. #if 0
  311. #define PLLMR0_DEFAULT PLLMR0_266_133_66_33
  312. #define PLLMR1_DEFAULT PLLMR1_266_133_66_33
  313. #endif
  314. #if 0
  315. #define PLLMR0_DEFAULT PLLMR0_200_100_50_33
  316. #define PLLMR1_DEFAULT PLLMR1_200_100_50_33
  317. #endif
  318. #if 1
  319. #define PLLMR0_DEFAULT PLLMR0_133_66_66_33
  320. #define PLLMR1_DEFAULT PLLMR1_133_66_66_33
  321. #endif
  322. #endif /* __CONFIG_H */